TECHNIQUE FOR FORMING THE DEEP DOPED COLUMNS IN SUPERJUNCTION
A method of manufacturing a semiconductor device is disclosed and starts with a semiconductor substrate having a heavily doped N region at the bottom main surface and having a lightly doped N region at the top main surface. There are a plurality of trenches in the substrate, with each trench having a first extending portion extending from the top main surface towards the heavily doped region. Each trench has two sidewall surfaces in parallel alignment with each other. A blocking layer is formed on the sidewalls and the bottom of each trench. Then a P type dopant is obliquely implanted into the sidewall surfaces to form P type doped regions. The blocking layer is then removed. The bottom of the trenches is then etched to remove any implanted P type dopants. The implants are diffused and the trenches are filled.
Latest Patents:
This application is a continuation of U.S. Non-provisional patent application Ser. No. 10/857,323 filed on May 28, 2004 entitled “A Technique for Forming the Deep Doped Columns in Superjunction.”
BACKGROUND OF THE INVENTIONThe present invention relates generally to semiconductor devices, and more, particularly, to power MOSFET devices.
Power MOSFET devices are employed in applications such as automobile electrical systems, power supplies, and power management applications. Such devices should sustain high voltage in the off-state while having a low voltage drop and high current flow in the on-state.
The on-resistance of the conventional MOSFET shown in
The improved operating characteristics of the device shown in
The structure shown in
Accordingly, it would be desirable to provide a method of fabricating the MOSFET structure shown in
A method of manufacturing a semiconductor device is disclosed and starts with a semiconductor substrate having a heavily doped N region at the bottom main surface and a lightly doped N region at the top main surface. There are a plurality of trenches in the substrate, with each trench having a first extending portion extending from the top main surface towards the heavily doped region. Each trench has two sidewall surfaces in parallel alignment with each other. A blocking layer is formed on the sidewalls and the bottom of each trench. Then a P type dopant is obliquely implanted into the sidewall surfaces to form P type doped regions. The blocking layer is then removed. The bottom of the trenches is then etched to remove any implanted P type dopants. The implants are diffused and the trenches are filled.
The body and the source regions are then formed after the gate dielectric and the gate conductor are formed. The body region consists of an implanted P body region on top of each of the diffused P type doped regions to form the body regions and implanted N+ regions within the body regions to form source regions. Above the gate dielectric region is a gate conductor that extends over the P-type body and the N+ source regions of two adjoining trenches. A source conductor is connected to the P-type body and the N+ source region.
The un-doped sidewalls will typically be doped with N type dopant. The trenches may have the shape of a dog bone, a rectangle, a rectangle with rounded ends or a cross with the P type dopant being implanted into the ends of the dog bone, a rectangle, or a rectangle with rounded ends, and in opposite sides of the cross.
Rectangular-shaped trenches may be arranged in an array of rows and columns with the ends of the trenches in the column being implanted with P type dopants and the ends of the trenches in the rows being implanted with N type dopants. Cross-shaped trenches may be implanted with P-type dopant along one set of axes, and with N-type dopant along a second set of axes at 90° to the first set.
The angle of the implant can be selected so that the bottoms of the trenches are not implanted.
The technique may be used to manufacture the termination regions by varying the shape, the depth and width of the trenches, in conjunction with the implant angle.
The identification of the type of doping use herein only refers to that shown in the particular embodiment. Those skilled in the art know that similar results may be achieved by using P type dopant instead of N type and visa versa. The use of the particular type of dopant in the description of the embodiments should in no way limit the scope of the claims.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
A technique for forming lightly doped columns that extend almost through a layer of deposited epitaxial semiconductor material is best understood by referring to
The shape of the trench is not limited to just being rectangular. Many other possible trench shapes such as dog-bones 235, or rectangles with rounded ends 135 (
The pattern of trenches across the surface of the device may also be varied to obtain the best performance. Examples of trench placement are shown in
One fabrication sequence for the doped columns will now be discussed.
Referring to
Referring to
In
The implants are performed parallel to the long axis, the F side, of the geometry that is used, so no dopant penetrates through the oxide on these sidewalls because of the large angle away from being perpendicular.
In
In
The
After dopant implantation and diffusion to form the doped columns, the trenches are filled. Typically a dielectric will be used, though it is possible to fill it with polysilicon and re-crystallize the polysilicon, or to fill the trench with single crystal silicon using epitaxial deposition. Once the surface is planarized, the active region that includes the body, gate dielectric and conductor, and the source regions should be placed anywhere there is no trench present to provide channel regions for carrier flow. For the array 104 of
The Use of Trenches Having Different Orientations in Combination with Implants with Dopants Having Different Conductivity Types is illustrated in
The creation of the active region includes the steps of implanting the P type source body region 5 on top of the P columns 36 and 38. A source 7 of N type dopant is then implanted on top of the source body regions 5. A gate oxide 6 is deposited and the gate electrode 18 is formed in the gate oxide between the rows 108 and 148 over the sources 7. Finally, the source electrode is connected to the source and source body region of each device.
A variation of the technique that was previously discussed uses the implantation of dopants of both conductivity types in the active region of the device. In this variation, the second dopant type is implanted at an angle of 90° and 270° to the first dopant implant, as shown in
A formation of a termination at the device perimeter that is compatible with the sequence used in the fabrication of the super-junction structure at the center of the device is often a challenge.
In the present embodiment, however, it is possible to form a compatible termination structure by either using the same process sequence, or by adding one more implants to the existing process sequence. These two possibilities are discussed in greater detail below.
A Compatible Termination Structure that Requires No Additional Process Steps This termination structure is best understood by referring to
It is also possible to etch trenches that are not generally rectangular in shape (such as crosses 214, squares 215 or circles 216 of
A Compatible Termination Structure that Requires an Additional Implant Step
The termination structure uses a second implant step with a dopant having the same conductivity type as that of the region containing the trenches. This additional implant provides dopant that can either partially compensate the dopant from the first implant, or provide charge to balance the dopant introduced by the first implant. By etching a second set of trenches 123 that are generally rectangular shaped, and that have their major axis at an angle offset to the axis of the first set of trenches and by varying the dimensions of the trenches as discussed above, it is possible to control both the location and the amount of dopant introduced. Examples of possible termination trenches of this type are shown in
Claims
1. A method of manufacturing a semiconductor device comprising:
- providing a semiconductor substrate having first and second main surfaces opposite to each other, the semiconductor substrate having a heavily doped region of a first conductivity type at the second main surface and having a lightly doped region of the first conductivity type at the first main surface side;
- providing in the semiconductor substrate a plurality of trenches, with each trench having a first extending portion extending from the first main surface towards the heavily doped region to a first depth position, each trench having a first sidewall surface and a second sidewall surface;
- forming a blocking layer on the first and second sidewalls and the bottom of each trench;
- implanting a dopant of a second conductivity type into the first sidewall surface to form a first doped region of the second conductivity type at the first sidewall surface;
- implanting a dopant of the second conductivity type into the second sidewall surface, to provide a second doped region of the second conductivity type at the second surface;
- removing the blocking layer from the first and second sidewalls and bottoms of each trench;
- etching the bottoms of the trench to remove any implanted dopants of the second conductivity type;
- diffusing the implanted dopant of the second conductivity type; and
- filling the trenches.
2. The method according to claim 1, wherein the plurality of trenches are arranged in an array and the method further comprises:
- providing a third doped region of the second conductivity type at the first main surface side of the first doped region to be electrically connected to the first region of a first trench;
- providing a fourth doped region of the second conductivity type at the first main surface side of the second doped region to be electrically connected to the second region of a second trench; and
- providing a gate electrode layer between the third and fourth doped regions, with a gate insulation layer interposed therebetween.
3. The method according to claim 2, wherein the gate electrode insulator layer is formed on the first main surface.
4. The method according to claim 1 wherein each of the plurality of trenches has a rectangular shape and the first and second sidewalls are each located on a narrow side of the rectangular shape.
5. The method according to claim 4 further comprising following the step of implanting a dopant of the second conductivity type into the second sidewall surface, to provide a second doped region of the second conductivity type at the second surface, performing the steps of:
- implanting a dopant of the first conductivity type into a third sidewall surface to form a third doped region of the first conductivity type; and
- implanting a dopant of the first conductivity type into a fourth sidewall surface opposite the third sidewall surface, to provide a fourth doped region of the first conductivity type at the second surface.
6. The method according to claim 1 wherein each of the plurality of trenches has a cross shape and the first and second sidewalls are each located on an ordinate leg of the cross.
7. The method according to claim 6 further comprising, following the step of implanting a dopant of the second conductivity type into the second sidewall surface, to provide a second doped region of the second conductivity type at the second surface, performing the steps of:
- implanting a dopant of the first conductivity type into a third sidewall surface to form a third doped region of the first conductivity type;
- implanting a dopant of the first conductivity type into a fourth sidewall surface opposite the third sidewall surface, to provide a fourth doped region of the first conductivity type at the fourth surface and wherein the third and fourth sidewall surfaces are located on an abscissa leg of the cross.
8. The method according to claim 1 wherein each of the plurality of trenches has a rectangular shape and the first and second sidewalls are each located on a narrow side of the rectangular shape with the plurality of trenches being arranged in a plurality of columns.
9. The method according to claim 8 wherein at least two of the columns are separated from each other by a second plurality of trenches arranged in rows, and the method further comprises, following the step of, implanting a dopant of the second conductivity type into the second sidewall surface, to provide a second doped region of the second conductivity type at the second surface, performing the steps of
- implanting a dopant of the first conductivity type into the first sidewall surface to form a first doped region of the first conductivity type in each member of the second plurality of trenches; and
- implanting a dopant of the first conductivity type into a second sidewall surface opposite the first sidewall surface, to provide a second doped region of the first conductivity type at the second surface in each member of the second plurality of trenches.
10. The method according to claim 1 wherein the step of implanting a dopant of a second conductivity type into the first sidewall surface to form a first doped region of the second conductivity type at the first sidewall surface further comprises implanting the dopant at a first angle.
11. The method according to claim 10 wherein the first angle is less than the tangent of the depth of the trench to the width of a side of the trench that is at a right angle to the first sidewall surface.
12. The method according to claim 11 wherein the step of implanting a dopant of the second conductivity type into the second sidewall surface to form a second doped region of the second conductivity type at the second sidewall surface further comprises implanting the dopant at a second angle that is ninety degrees larger than the first angle.
13. A semiconductor device formed by the method of claim 1.
14. A method of manufacturing a semiconductor device comprising:
- providing a semiconductor substrate having first and second main surfaces opposite to each other, the semiconductor substrate having a heavily doped region of a first conductivity type at the second main surface and having a lightly doped region of the first conductivity type at the first main surface side;
- providing in the semiconductor substrate a plurality of trenches, with each trench having a first extending portion extending from the first main surface towards the heavily doped region to a first depth position, each trench having a first sidewall surface and a second sidewall surface;
- forming an blocking layer on the first and second sidewalls and the bottom of each trench;
- implanting a dopant of a second conductivity type into the first sidewall surface at a first angle that is less than the tangent of the depth of the trench to the width of a side of the trench that is at a right angle to the first sidewall surface to form a first doped region of the second conductivity type at the first sidewall surface;
- implanting a dopant of the second conductivity type into the second sidewall surface at a second angle that is ninety degrees larger than the first angle, to provide a second doped region of the second conductivity type at the second surface;
- removing the blocking layer from the first and second sidewalls and bottoms of each trench;
- diffusing the implanted dopant of the second conductivity type; and
- filling the trenches.
15. The method according to claim 14, wherein the plurality of trenches are arranged in an array and the method further comprises:
- providing a third doped region of the second conductivity type at the first main surface side of the first doped region to be electrically connected to the first region of a first trench;
- providing a fourth doped region of the second conductivity type at the first main surface side of the second doped region to be electrically connected to the second region of a second trench; and
- providing a gate electrode layer between the third and fourth doped regions, with a gate insulation layer interposed therebetween.
16. The method according to claim 15, wherein the gate electrode insulator layer is formed on the first main surface.
17. The method according to claim 14 wherein each of the plurality of trenches has a rectangular shape and the first and second sidewalls are each located on a narrow side of the rectangular shape.
18. The method according to claim 17 further comprising following the step of implanting a dopant of the second conductivity type into the second sidewall surface, to provide a second doped region of the second conductivity type at the second surface, performing the steps of
- implanting a dopant of the first conductivity type into a third sidewall surface to form a third doped region of the first conductivity type; and
- implanting a dopant of the first conductivity type into a fourth sidewall surface opposite the third sidewall surface, to provide a fourth doped region of the first conductivity type at the second surface.
19. The method according to claim 14 wherein each of the plurality of trenches has a cross shape and the first and second sidewalls are each located on an ordinate leg of the cross.
20. The method according to claim 19 further comprising, following the step of implanting a dopant of the second conductivity type into the second sidewall surface, to provide a second doped region of the second conductivity type at the second surface, performing the steps of:
- implanting a dopant of the first conductivity type into a third sidewall surface to form a third doped region of the first conductivity type; and
- implanting a dopant of the first conductivity type into a fourth sidewall surface opposite the third sidewall surface, to provide a fourth doped region of the first conductivity type at the fourth surface and wherein the third and fourth sidewall surfaces are located on an abscissa leg of the cross.
21. The method according to claim 14 wherein each of the plurality of trenches has a rectangular shape and the first and second sidewalls are each located on a narrow side of the rectangular shape with the plurality of trenches being arranged in a plurality of columns.
22. The method according to claim 21 wherein at least two of the columns are separated from each other by a second plurality of trenches arranged in rows, and the method further comprises, following the step of, implanting a dopant of the second conductivity type into the second sidewall surface, to provide a second doped region of the second conductivity type at the second surface, performing the steps of:
- implanting a dopant of the first conductivity type into the first sidewall surface to form a first doped region of the first conductivity type in each member of the second plurality of trenches; and
- implanting a dopant of the first conductivity type into a second sidewall surface opposite the first sidewall surface, to provide a second doped region of the first conductivity type at the second surface in each member of the second plurality of trenches.
23. A semiconductor device formed by the method of claim 14.
24. A method of manufacturing a semiconductor device comprising:
- providing a semiconductor substrate having first and second main surfaces opposite to each other, the semiconductor substrate having a heavily doped region of a first conductivity type at the second main surface and having a lightly doped region of the first conductivity type at the first main surface side;
- providing in the semiconductor substrate a plurality of trenches, with each trench having a first extending portion extending from the first main surface towards the heavily doped region to a first depth position, each trench having a first sidewall surface and a second sidewall surface;
- forming a blocking layer on the first and second sidewalls and the bottom of each trench;
- doping the first sidewall surface with a dopant of a second conductivity type to form a first doped region of the second conductivity type at the first sidewall surface;
- doping the second sidewall surface with a dopant of the second conductivity type to form a second doped region of the second conductivity type at the second surface; and
- removing the blocking layer from the first and second sidewalls and bottoms of each trench.
25. The method according to claim 24, wherein the plurality of trenches are arranged in an array and the method further comprises:
- etching the bottoms of the trench to remove any implanted dopants of the second conductivity type;
- diffusing the implanted dopant of the second conductivity type;
- filling the trenches;
- providing a third doped region of the second conductivity type at the first main surface side of the first doped region to be electrically connected to the first region of a first trench;
- providing a fourth doped region of the second conductivity type at the first main surface side of the second doped region to be electrically connected to the second region of a second trench; and
- providing a gate electrode layer between the third and fourth doped regions, with a gate insulation layer interposed therebetween.
26. The method according to claim 25, wherein the gate electrode insulator layer is formed on the first main surface.
27. The method according to claim 24 wherein each of the plurality of trenches has a rectangular shape and the first and second sidewalls are each located on a narrow side of the rectangular shape.
28. The method according to claim 27 further comprising following the step of doping the second sidewall surface, performing the steps of:
- doping a third sidewall surface with a dopant of the first conductivity type to form a third doped region of the first conductivity type; and
- doping a fourth sidewall surface opposite the third sidewall surface with a dopant of the first conductivity type to form a fourth doped region of the first conductivity type.
29. The method according to claim 24 wherein each of the plurality of trenches has a cross shape and the first and second sidewalls are each located on an ordinate leg of the cross.
30. A semiconductor device formed by the method of claim 1.
31. A method of manufacturing a semiconductor device comprising:
- providing a semiconductor substrate having first and second main surfaces opposite to each other, the semiconductor substrate having a heavily doped region of a first conductivity type at the second main surface and having a lightly doped region of the first conductivity type at the first main surface side;
- providing in the semiconductor substrate a plurality of trenches, with each trench having a first extending portion extending from the first main surface towards the heavily doped region to a first depth position, each trench having a first sidewall surface and a second sidewall surface;
- forming a blocking layer of silicon dioxide on the first and second sidewalls and the bottom of each trench, the blocking layer having a thickness of about 400-2000 Angstroms (Å);
- implanting a dopant of a second conductivity type into the first sidewall surface at an angle α to form a first doped region of the second conductivity type at the first sidewall surface;
- implanting a dopant of the second conductivity type into the second sidewall surface at an angle α minus 90 degrees to provide a second doped region of the second conductivity type at the second surface;
- removing the blocking layer from the first and second sidewalls and bottoms of each trench by etching;
- etching the bottoms of the trench to remove any implanted dopants of the second conductivity type;
- diffusing the implanted dopant of the second conductivity type; and
- filling the trenches with doped or undoped polysilicon.
32. A semiconductor device formed by the method of claim 31.
Type: Application
Filed: Jan 31, 2006
Publication Date: Jan 22, 2009
Patent Grant number: 7504305
Applicant:
Inventor: Richard Blanchard (Los Altos, CA)
Application Number: 11/343,329
International Classification: H01L 21/336 (20060101);