BST CAPACITOR
A capacitor having a capacitance settable by biasing, including: a series association of a plurality of first capacitive elements between two first terminals defining the capacitor electrodes; and two second terminals of application of bias voltages respectively connected, via resistive elements, to the opposite electrodes of each of the first capacitive elements.
1. Technical Field
The present disclosure generally relates to electronic circuits and, more specifically, to capacitors having a value settable by application of a bias voltage. The present disclosure more specifically applies to BST (Barium-Strontium-Titanium) capacitors.
2. Description of the Related Art
BST capacitors have essentially been developed for radio applications, in particular for mobile telephony. Having a capacitor with an analogically-adjustable capacitance significantly improves the performance, since it enables to adapt the device comprising such a capacitor to the outer environment.
A BST capacitor appears in the form of an integrated circuit (this type of capacitor is also called adjustable integrated capacitor). The capacitance of a BST capacitor is set by the value of a D.C. bias potential which is applied thereto, generally in a range from a few volts to a few tens of volts, typically between 2 and 20 volts.
The bias voltage of a BST capacitor is generally provided by a dedicated control circuit, performing a high-voltage digital-to-analog conversion, that is, converting a digital configuration word (generally, a byte) into a D.C. analog voltage to be applied to the capacitor to set the capacitance thereof.
The reliability of a system using one or a plurality of BST capacitors depends on the reliability of the conversion of the set point value which may be affected by a drift in the matching between this set point value and the reached capacitance value.
BRIEF SUMMARYAn embodiment provides a capacitor having a capacitance settable by biasing which overcomes all or part of the disadvantages of usual capacitors.
An embodiment improves the reliability of the result of the conversion of a digital set point value into a capacitance value.
An embodiment compensates for possible drifts according to the programming history of a capacitor.
Thus, an embodiment provides a capacitor having a capacitance settable by biasing, comprising:
a series association of a plurality of first capacitive elements between two first terminals defining the electrodes of the capacitor; and
two second terminals of application of bias voltages respectively connected, via respective elements, to the opposite electrodes of each of the first capacitive elements.
According to an embodiment, resistors connect the first capacitive elements two-by-two.
According to an embodiment, said resistors all have the same value.
According to an embodiment, the first capacitive elements all have the same value.
According to an embodiment, each first terminal is connected to said series association by a second capacitive element.
According to an embodiment, each second capacitive element has a capacitance of approximately 4 times the capacitance of a first capacitive element.
An embodiment also provides a method of controlling a capacitor having a capacitance settable by biasing, wherein a bias voltage, applied between two terminals of the capacitor, alternates between positive and negative values.
According to an embodiment, the value of the capacitance is determined by the absolute value of the bias voltage.
An embodiment also provides a capacitor control circuit, comprising terminals of application of bias voltages to the second terminals of the capacitors.
According to an embodiment, one of the second terminals of a plurality of capacitors is connected to a same terminal of application of the second bias voltage.
The foregoing and other features and advantages will be discussed in detail in the following non-limiting description of specific embodiments in connection with the accompanying drawings.
The same elements have been designated with the same reference numerals in the different drawings. For clarity, only those elements which are useful to the understanding of the embodiments which will be described have been shown and will be detailed.
In particular, the generation of the control signals, particularly digital, of a capacitor, has not been detailed, the described embodiments being compatible with usual solutions for generating such signals. Further, the different possible applications of a BST capacitor have not been detailed either, the described embodiments being here again compatible with usual applications. In the following description, expressions “approximately”, “about”, and “in the order of” mean to within 10% and preferably to within 5%.
In the example of
This graph shows a phenomenon which has been observed by the inventors. For a given bias value, the resulting capacitance taken by the capacitor may vary in a non-negligible way. Such a variation may reach some ten percents (hatched area in
The inventors have also observed that, when the BST capacitor has not been used for a few hours, the capacitance variation according to the voltage follows the upper curve of the diagram of
Current constraints, in terms of frequency and of rapidity of the change of value of a BST capacitor (at least without waiting for several hours), result in a lack of accuracy in the capacitance values obtained by biasing.
The inventors have however observed that applying a negative biasing to the BST capacitor decreases the adverse effect mentioned hereabove, that is, the capacitance relaxation effect is accelerated, which enables to rely on a desired bias voltage-to-capacitance conversion.
Moreover, the variation of the capacitance value is symmetrical with respect to a zero bias voltage. Thus, a biasing under a negative voltage provides the same value as a positive bias voltage.
More specifically, biasings under a positive and negative voltage are alternated to avoid a drift in the conversion result.
As compared with a conventional capacitor 1 (
It should be noted that the node of application of bias voltages Vref1 and Vref2 in the series association of the different capacitive elements Ci is of no importance, provided that the two voltages are applied to opposite electrodes of the capacitive elements. In other words, it can be considered that voltage Vref1 is applied to an odd node while voltage Vref2 is applied to an even node. Considering the capacitor as a whole, this amounts to connecting terminals 12 and 18 of application of voltages Vref1 and Vref2, via resistive elements Rf and Rf (and one or a plurality of resistors Rb, depending on the position of the capacitive element relative to terminal 12 and 18), to the opposite electrodes of each of the capacitive elements.
It could have been devised to apply a negative voltage to terminal 12 to obtain the effect of a zero average biasing value and thus cancel possible drifts. This however complicates the control and generates a negative bias voltage.
The solution advocated by the described embodiments enables to bias the capacitor by only applying positive voltages to terminals 12 and 18, while obtaining the expected effect of a biasing under a negative voltage.
In the example of
In the example of
In the example of
It is assumed that at a time t1, it is desired to pass from quiescent value C0 (zero voltage Vbias), which corresponds to the maximum value that can be reached by capacitance CPTIC, to a first relatively low capacitance value C1, which, according to the graph of
In the example of
In the example of
However, an advantage of the embodiment of
As a specific embodiment, the value of capacitances Cd shows in the order of four times the values of individual capacitive elements Ci integrated in capacitor 2.
An advantage of the embodiments which have been described is that it is now possible to reliabilize the conversion between digital and then analog control set point values of a BST capacitor.
Another advantage is that using a differential biasing simplifies the voltage generation. In particular, the implementation of the described embodiments does not generate a voltage which is negative with respect to ground.
Various embodiments have been described. Various alterations, modifications, and improvements will readily occur to those skilled in the art. In particular, the sizing of individual capacitive elements Ci as well as of individual biasing resistors Rb is within the abilities of those skilled in the art based on the functional indications given hereabove and by applying techniques usual per se. Further, although the control circuits have been described in relation with an example comprising six output terminals, other embodiments are possible according to the number of BST capacitors to be controlled. Similarly, the generation of the control instructions so as to alternate positive and negative biasings is within the abilities of those skilled in the art based on the functional indications given hereabove. Further, although reference has been made to an alternation of positive and negative bias voltages, it may be provided to keep positive values for a few occurrences and negative values during other occurrences (preferably, less than 10 occurrences each time).
Such alterations, modifications, and improvements are intended to be part of this disclosure, and are intended to be within the spirit and the scope of the present disclosure. Accordingly, the foregoing description is by way of example only and is not intended to be limiting.
The various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the embodiments in light of the above-detailed description. In general, in the following claims, the terms used should not be construed to limit the claims to the specific embodiments disclosed in the specification and the claims, but should be construed to include all possible embodiments along with the full scope of equivalents to which such claims are entitled. Accordingly, the claims are not limited by the disclosure.
Claims
1. A device, comprising:
- a capacitor having a capacitance that is configured to be set by biasing, the capacitor including: a first terminal; a second terminal; a plurality of first capacitive elements, each capacitive element including a first electrode and a second electrode, the plurality of first capacitive elements arranged in series between the first and second terminals; a plurality of first resistive elements coupled to the plurality of first capacitive elements, each first resistive element coupled to the first electrode of one of the capacitive elements and the second electrode of a sequential one of the capacitive elements; a second resistive element coupled to the first electrode of each of the plurality of first capacitive elements; a third resistive element coupled to the second electrode of each of the plurality of first capacitive elements; a third terminal coupled to the second resistive element; and a fourth terminal coupled to the third resistive element, the third and fourth terminal configured to apply bias voltages to the first and second electrodes of each of the plurality of first capacitive elements.
2. The capacitor of claim 1 wherein the plurality of first resistive elements are configured to connect the first capacitive elements two by two.
3. The capacitor of claim 2 wherein the plurality of first resistive elements all have the same value.
4. The capacitor of claim 1 wherein the plurality of first capacitive elements all have the same value.
5. The capacitor of claim 1 wherein a second capacitive element is coupled between the first terminal and a first one of the plurality of first capacitive elements.
6. The capacitor of claim 5 wherein the second capacitive element has a capacitance of approximately 4 times the capacitance of one of the plurality of first capacitive elements.
7. A method, comprising:
- controlling a capacitor having a capacitance that is settable by biasing, the capacitor including a plurality of first capacitive elements, each capacitive element including a first electrode and a second electrode, the plurality of first capacitive elements arranged in series between a first and second terminal, the controlling including: applying a bias voltage between a third and fourth terminal, the third and fourth terminal being coupled to the first and second electrodes, respectively the plurality of first capacitive elements; and alternating the bias voltage between positive and negative values.
8. The method of claim 7 wherein the value of the capacitance is determined by the absolute value of the bias voltage.
9. The method of claim 7 wherein a plurality of first resistive elements are coupled to the plurality of first capacitive elements, each first resistive element coupled to the first electrode of one of the capacitive elements and the second electrode of a sequential one of the capacitive elements;
- a second resistive element is coupled to the first electrode of each of the plurality of first capacitive elements;
- a third resistive element is coupled to the second electrode of each of the plurality of first capacitive elements;
- a third terminal is coupled to the second resistive element; and
- a fourth terminal is coupled to the third resistive element.
10. The method of claim 9 wherein applying the bias voltage includes applying the bias voltage with the third and fourth terminals.
11. A system, comprising:
- a capacitor that includes a plurality of resistor-capacitor elements, each resistor-capacitor element having a first, second, third, and fourth terminal;
- a control circuit having a plurality of output terminals, each output terminal coupled to a respective one of the fourth terminals of the plurality of resistor-capacitive elements, the control circuit being configured to control the capacitor and to apply first and second bias voltages to the third and fourth terminals of the resistor-capacitor elements.
12. The system of claim 11 wherein each of the third terminals is coupled to a same output terminal of the circuit and is configured to receive the second bias voltage.
13. The system of claim 11 wherein each first terminal is coupled to a first electrode of the resistor-capacitor element and each second terminal is coupled to a second electrode of the resistor-capacitor element.
14. The system of claim 11 wherein each first and second terminal is coupled to each other for each resistor-capacitor element.
15. The system of claim 11 wherein each third electrode of the plurality of resistor-capacitor elements is coupled to the third electrode of other ones of the plurality of resistor-capacitor elements.
Type: Application
Filed: Feb 26, 2015
Publication Date: Aug 27, 2015
Patent Grant number: 10103705
Inventors: Sylvain CHARLEY (Mettray), Aline Noire (St. Antoine du Rocher)
Application Number: 14/632,981