ULTRA-THIN SEMICONDUCTOR DEVICE AND PREPARATION METHOD THEREOF
A small and ultra-thin power semiconductor device and a preparation method are disclosed. The device includes a chip mounting unit with a plurality of pads with a plate arranged on top surface of each pad; a semiconductor chip flipped and attached on the chip mounting unit, where the electrodes at the front of the chip are electrically connected to the pads; a plastic packaging body covering the chip mounting units and the chip, where the top surface of the plate and the back surface of the chip are exposed out from top surface of the plastic packaging body and the bottom surfaces of the pads are exposed out of the bottom surface of the plastic packaging body; a plurality of top metal segments arranged on the top surface of the plastic packaging body and electrically connected to the top surface of each plate and the back surface of the chip.
The present invention generally relates to a semiconductor device and a preparation method thereof, in particular, the present invention relates a small and ultra-thin power semiconductor device and a preparation method thereof.
BACKGROUND OF RELATED ARTIn a DC-DC converter, the power consumption of a power device is relatively large. In the improvement of the electric performance and heat dissipation of the power device, metal electrode of the device is exposed from a plastic package material covering a semiconductor chip. For example, US patent publication US2003/0132531A1 shows a semiconductor package 24 including a semiconductor chip with exposed bottom electrode being used for supporting surface mounting technology. As shown in
It is within this context that embodiments of the present invention arise.
The embodiment of the present invention is more sufficiently described hereunder with reference to attached drawings. However, the attached drawings are only used for explaining and illustrating rather than limiting the range of the present invention.
The structure of the chip mounting unit 100 is optimized to achieve a final compact device. The pad 101 includes two longitudinally opposite edges 101-1 and 101-3 and two transversely opposite edges 101-2 and 101-4. The pad 102 locates close to the edge 101-2 and extends along the length direction of the edge 101-2 from the edge 101-1 to the central line 100A between the edges 101-1 and 101-3. The pad 101 includes a plate 101a arranged at its top surface close to the edge 101-1 and extends along the length direction of the edge 101-1. The pad 102 also includes a plate 102a arranged at its top surface close to and extends along the length direction of the longitudinal edge 102-1 of the pad 102. The edge 102-1 and the edge 101-1 are collinear so that the plates 101a and 102a are also collinear. As such, the chip mounting unit 100 includes a relatively large space on the respective top surfaces of the pads 101 and 102 for attaching the chip 110.
In
As mentioned above, to achieve a low on-resistance (RDSon) the thickness of the chip 110 must be reduced, for example by grinding, which may have potential risk in cracking the wafer. In the present invention, as shown in
In
In
The semiconductor device 180 of
As shown in
Above of all, the typical embodiment in a specific structure of the descriptions of the preferred embodiments is given through descriptions and drawings. The above invention proposes the better existing embodiment, but these contents are not used as limit. For those skilled in the art, various modifications and variations are undoubtedly obvious after reading the above-mentioned specification. Consequently, the claims appended hereto should be regarded as all variations and modifications covering the real intention and the scope of the present invention. In the scope of the claims, any and all equivalent scopes and contents should be considered still belonging to the intension and the scope of the present invention.
Claims
1. A semiconductor device comprising:
- a chip mounting unit with a plurality of inner pads, wherein each inner pad includes a plate arranged on its top surface close to one side edge;
- a semiconductor chip flipped and attached on the top surface of each inner pad and separated with the plate, wherein a plurality of electrodes at the front of the semiconductor chip are electrically connected to the plurality of inner pads one-to-one;
- an inner plastic packaging body covering the chip mounting unit and the semiconductor chip, wherein the top surface of the plate and the back surface of the semiconductor chip are exposed out of the top surface of the inner plastic packaging body and wherein the bottom surfaces of the inner pads are exposed out of the bottom surface of the inner plastic packaging body;
- a plurality of top metal segments separated from each other and arranged on the top surface of the inner plastic packaging body, wherein the plurality of top metal segments are electrically connected to the top surface of each plate and the back surface of the semiconductor chip respectively;
- an interconnected unit with a plurality of outer pads, wherein the plurality of top metal segment are respectively attached to the plurality of outer pads one-to-one; and
- an outer plastic packaging body covering the interconnected unit, the top metal segments and the inner plastic packaging body with the bottom surface of each outer pad exposing out of the bottom surface of the outer plastic packaging body.
2. The semiconductor device of claim 1, wherein the bottom surfaces of the inner pads are exposed out of the bottom surface of the inner plastic packaging body, and the respective bottom surfaces of the inner pads and the inner plastic packaging body are exposed out of the top surface of the outer plastic packaging body.
3. The semiconductor device of claim 1, wherein the bottom surfaces of the inner pads are exposed out of the bottom surface of the inner plastic packaging body but are covered by the outer plastic packaging body.
4. The semiconductor device of claim 1, wherein the bottom surfaces of the inner pads are covered by the inner plastic packaging body and the bottom surface of the inner plastic packaging body is covered by the outer plastic packaging body.
5. The semiconductor device of claim 1, wherein the bottom surfaces of the inner pads are covered by the inner plastic packaging body and the bottom surface of the inner plastic packaging body is exposed out of the top surface of the outer plastic packaging body.
6. A preparation method of a semiconductor device comprising the steps of:
- providing an inner lead frame with a plurality of chip mounting units, wherein each chip mounting unit comprises a plurality of inner pads with a plate arranged at a top surface of each inner pad close to one side edge;
- flipping and attaching a semiconductor chip on the top surface of each inner pad of the chip mounting unit with a plurality of electrodes on the front of the semiconductor chip electrically connected with the plurality of inner pads one-to-one, wherein the semiconductor chip and the plate are separated from each other;
- forming an inner plastic packaging layer covering the inner lead frame and plurality of semiconductor chips attached on the inner lead frame;
- grinding from the top surface of the inner plastic packaging layer and the back surface of the semiconductor chips until the top surface of the plate and the back surfaces of the thinned semiconductor chips exposing out of the inner plastic packaging layer;
- forming a metal layer to cover the top surface of the inner plastic packaging layer;
- cutting the metal layer into a plurality of top metal segments, each of which is in electrical contact with the top surface of each plate and the back surface of the thinned semiconductor chip respectively;
- cutting through the inner lead frame, the inner plastic packaging layer and the metal layer between the adjacent semiconductor chips to form a plurality of individual semiconductor devices;
- providing an outer lead frame comprising a plurality of interconnected units, wherein each interconnected unit comprises a plurality of outer pads;
- flipping and mounting the semiconductor device on the interconnected unit, wherein the plurality of top metal segments of each semiconductor device are respectively attached on the plurality of outer pads of each interconnected unit one-to-one;
- forming an outer plastic packaging process, covering the outer lead frame and the plurality of semiconductor devices attached on the outer lead frame, wherein the bottom surface of each outer pad is exposed out of the bottom surface of the outer plastic packaging layer; and
- cutting through the outer lead frame and the outer plastic packaging layer between the adjacent semiconductor devices to form a plurality of outer plastic packaging bodies, each of which covers an interconnected unit and a semiconductor device.
7. The method of claim 6, wherein the inner plastic packaging layer covers the bottom surface of each inner pad of each chip mounting unit.
8. The method of claim 6, wherein the bottom surface of each inner pad of each chip mounting unit is exposed out of the bottom surface of the inner plastic packaging layer.
9. The method of claim 6, wherein in the step of cutting the metal layer, the inner plastic packaging layer is cut along a cutting line to form a cutting groove in the inner plastic packaging layer.
10. The method of claim 6, wherein the bottom surface of each inner pad is exposed from the bottom surface of the inner plastic packaging layer; and wherein the respective bottom surfaces of the inner pads are exposed out of the top surface of the outer plastic packaging layer.
11. The method of claim 6, wherein the bottom surface of each inner pad is exposed from the bottom surface of the inner plastic packaging layer; and wherein the outer plastic packaging layer covers the bottom surface of each inner pad and the inner plastic packaging body.
12. The method of claim 6, wherein the inner plastic packaging layer covers the bottom surface of each inner pad; and wherein the outer plastic packaging layer covers the inner plastic packaging layer.
13. The method of claim 6, wherein the inner plastic packaging layer covers the bottom surface of each inner pad; and wherein the bottom surface of the inner plastic packaging layer is exposed from the top surface of the outer plastic packaging layer.
Type: Application
Filed: Mar 9, 2014
Publication Date: Sep 10, 2015
Inventor: Yan Huo (Shanghai)
Application Number: 14/201,903