LATCH-UP ROBUST SCR-BASED DEVICES
An approach for providing a latch-up robust silicon control rectifier (SCR) is disclosed. Embodiments include providing a first N+ region and a first P+ region in a substrate for a SCR; providing first and second n-well regions in the substrate proximate the first N+ and P+ regions; providing a second N+ region in the first n-well region, and a second P+ region in the second n-well region; and coupling the first N+ and P+ regions to a ground rail, the second N+ region to a power rail, and the second P+ region to an I/O pad.
This application is a Divisional of U.S. application Ser. No. 13/483,322, filed May 30, 2012, the content of which is incorporated herein by reference in its entirety.
TECHNICAL FIELDThe present disclosure relates to silicon control rectifier (SCR) devices. The present disclosure is particularly applicable to SCR-based electrostatic discharge (ESD) protection devices.
BACKGROUNDA need therefore exists for an efficient latch-up robust SCR-based device, and enabling methodology.
SUMMARYAn aspect of the present disclosure is a method for implementing a latch-up robust SCR-based device.
Another aspect of the present disclosure is a latch-up robust SCR-based device.
Additional aspects and other features of the present disclosure will be set forth in the description which follows and in part will be apparent to those having ordinary skill in the art upon examination of the following or may be learned from the practice of the present disclosure. The advantages of the present disclosure may be realized and obtained as particularly pointed out in the appended claims.
According to the present disclosure, some technical effects may be achieved in part by a method including: providing a first N+ region and a first P+ region in a substrate for a SCR; providing first and second n-well regions in the substrate proximate the first N+ and P+ regions; providing a second N+ region in the first n-well region, and a second P+ region in the second n-well region; and coupling the first N+ and P+ regions to a ground rail, the second N+ region to a power rail, and the second P+ region to an I/O pad.
Another aspect includes providing a holding voltage of the SCR that is greater than a maximum operating voltage of the SCR during a latch-up event. Additional aspects include providing the holding voltage of the SCR by turning on the power rail. Some aspects include providing a third P+ region in the second n-well region. Various aspects include providing the third P+ region between the second N+ and P+ regions. Certain aspects include providing a third N+ region between the second and third P+ regions. Other aspects include: providing a resistor having first and second resistor terminals; providing a capacitor having first and second capacitor terminals; and coupling the third P+ region to the first resistor and capacitor terminals, the second resistor terminal to the ground rail, and the second capacitor terminal to the I/O pad.
Further aspects include: providing the first N+ and P+ regions on a first side of the first n-well region; and providing the second n-well region on a second side of the first n-well region, wherein the first side is opposite the second side. Some aspects include providing a holding current, a trigger current, or a combination thereof of the SCR that is greater than 100 milliamps (mA) during a latch-up event.
An additional aspect of the present disclosure is a device including: a first N+ region and a first P+ region in a substrate; first and second n-well regions in the substrate proximate the first N+ and P+ regions; a second N+ region in the first n-well region; and a second P+ region in the second n-well region, wherein the first N+ and P+ regions are coupled to a ground rail, the second N+ region is coupled to a power rail, and the second P+ region is coupled to an I/O pad.
Another aspect includes a device having a holding voltage that is greater than a maximum operating voltage of the device during a latch-up event. Additional aspects include the holding voltage of the device being provided by the power rail being turned on. Some aspects include a device having a third P+ region in the second n-well region. Certain aspects include a device having the third P+ region be between the second N+ and P+ regions. Various aspects include a device having a third N+ region between the second and third P+ regions. Other aspects include a device having: a resistor with first and second resistor terminals; and a capacitor with first and second capacitor terminals, wherein the third P+ region is coupled to the first resistor and capacitor terminals, the second resistor terminal is coupled to the ground rail, and the second capacitor terminal is coupled to the I/O pad.
Further aspects include a device having the first N+ and P+ regions on a first side of the first n-well region, and the second n-well region on a second side of the first n-well region that is opposite the first side. Certain aspects include a device having a holding current, a trigger current, or a combination thereof of the SCR being greater than 100 mA during a latch-up event.
Another aspect of the present disclosure is a method including: providing a first n-well region in a substrate for a SCR; providing a first N+ region and a first P+ region in the substrate on a first side of the first n-well region; providing a second n-well on a second side of the first n-well region that is opposite the first side; providing a second N+ region in the first n-well region, and a second P+ region in the second n-well region; coupling the first N+ and P+ regions to a ground rail, the second N+ region to a power rail, and the second P+ region to an I/O pad; providing a holding voltage of the SCR that is greater than a maximum operating voltage of the SCR during a latch-up event by turning on the power rail.
Further aspects include: providing a third P+ region between the second N+ and P+ regions; providing a resistor having first and second resistor terminals; providing a capacitor having first and second capacitor terminals; and coupling the third P+ region to the first resistor and capacitor terminals, the second resistor terminal to the ground rail, and the second capacitor terminal to the I/O pad.
Additional aspects and technical effects of the present disclosure will become readily apparent to those skilled in the art from the following detailed description wherein embodiments of the present disclosure are described simply by way of illustration of the best mode contemplated to carry out the present disclosure. As will be realized, the present disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects, all without departing from the present disclosure. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term “about.”
The present disclosure addresses and solves problems of latch-up in a SCR ESD protection device attendant upon an ESD event. The present disclosure addresses and solves such problems, for instance, by, inter alia, providing a first N+ region and a first P+ region in a substrate for a SCR; providing first and second n-well regions in the substrate proximate the first N+ and P+ regions; providing a second N+ region in the first n-well region, and a second P+ region in the second n-well region; and coupling the first N+ and P+ regions to a ground rail, the second N+ region to a power rail, and the second P+ region to an I/O pad.
Moreover, the structure in
Moreover,
The embodiments of the present disclosure can achieve several technical effects, including latch-up robustness for SCR-based devices with minimal impact on device size and chip area. Embodiments of the present disclosure enjoy utility in various industrial applications as, for example, microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, digital cameras, or any other devices utilizing logic or high-voltage technology nodes. The present disclosure therefore enjoys industrial applicability in any of various types of highly integrated semiconductor devices, including devices that use ESD protection devices to pass ESD/latch-up standards specifications (e.g., liquid crystal display (LCD) drivers, synchronous random access memories (SRAM), One Time Programming (OTP), and power management products).
In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.
Claims
1. A device comprising:
- a first n-well region in a substrate for a silicon control rectifier (SCR);
- a first N+ region and a first P+ region in the substrate on a first side of the first n-well region;
- a second n-well on a second side of the first n-well region that is opposite the first side;
- a second N+ region in the first n-well region, and a second P+ region in the second n-well region, wherein the first N+ and P+ regions are coupled to a ground rail, the second N+ region is coupled to a power rail, the second P+ region is coupled to an I/O pad, and a holding voltage of the SCR that is greater than a maximum operating voltage of the SCR during a latch-up event is provided by turning on the power rail;
- a third P+ region between the second N+ and P+ regions;
- a resistor having first and second resistor terminals;
- a capacitor having first and second capacitor terminals; and
- the third P+ region is coupled to the first resistor and capacitor terminals, the second resistor terminal is coupled to the ground rail, and the second capacitor terminal is coupled to the I/O pad.
2. A device comprising:
- a first N+ region and a first P+ region in a substrate;
- first and second n-well regions in the substrate proximate the first N+ and P+ regions;
- a second N+ region in the first n-well region; and
- a second P+ region in the second n-well region, wherein the first N+ and P+ regions are coupled to a ground rail, the second N+ region is coupled to a power rail, and the second P+ region is coupled to an I/O pad.
3. The device according to claim 2, wherein a holding voltage of the device is greater than a maximum operating voltage of the device during a latch-up event.
4. The device according to claim 3, wherein the holding voltage of the device is provided by the power rail being turned on.
5. The device according to claim 2, further comprising:
- a third P+ region in the second n-well region.
6. The device according to claim 5, wherein the third P+ region is between the second N+ and P+ regions.
7. The device according to claim 6, further comprising:
- a third N+ region between the second and third P+ regions.
8. The device according to claim 5, further comprising:
- a resistor having first and second resistor terminals; and
- a capacitor having first and second capacitor terminals, wherein the third P+ region is coupled to the first resistor and capacitor terminals, the second resistor terminal is coupled to the ground rail, and the second capacitor terminal is coupled to the I/O pad.
9. The device according to claim 2, wherein the first N+ and P+ regions are on a first side of the first n-well region, and the second n-well region is on a second side of the first n-well region that is opposite the first side.
10. The device according to claim 2, wherein a holding current, a trigger current, or a combination thereof of the SCR is greater than 100 milliamps (mA) during a latch-up event.
11. A device comprising:
- a first n-well region in a substrate for a silicon control rectifier (SCR);
- a first N+ region and a first P+ region in the substrate on a first side of the first n-well region;
- a second n-well on a second side of the first n-well region that is opposite the first side;
- a second N+ region in the first n-well region, and a second P+ region in the second n-well region, wherein the first N+ and P+ regions are coupled to a ground rail, the second N+ region is coupled to a power rail, the second P+ region is coupled to an I/O pad, and a holding voltage of the SCR that is greater than a maximum operating voltage of the SCR during a latch-up event is provided by turning on the power rail; and
- a third P+ region between the second N+ and P+ regions.
12. The device according to claim 11, further comprising a resistor coupled to the third P+ region.
13. The device according to claim 12, wherein the resistor has first and second resistor terminals.
14. The device according to claim 13, wherein the first resistor terminal is coupled to the third P+ region.
15. The device according to claim 14, wherein the second resistor terminal is coupled to the ground rail.
16. The device according to claim 11, further comprising a capacitor coupled to the third P+ region.
17. The device according to claim 16, wherein the capacitor has first and second resistor terminals.
18. The device according to claim 17, wherein the first capacitor terminal is coupled to the third P+ region.
19. The device according to claim 18, wherein the second capacitor terminal is coupled to the I/O pad.
20. The device according to claim 11, further comprising:
- a resistor having first and second resistor terminals;
- a capacitor having first and second capacitor terminals; and
- the third P+ region is coupled to the first resistor and capacitor terminals, the second resistor terminal is coupled to the ground rail, and the second capacitor terminal is coupled to the I/O pad.
Type: Application
Filed: Aug 4, 2015
Publication Date: Nov 26, 2015
Inventor: Da-Wei LAI (Singapore)
Application Number: 14/817,719