ADJUSTABLE PWM METHOD TO INCREASE LOW SPEED STARTING TORQUE AND INVERTER VOLTAGE MEASUREMENT ACCURACY
Methods, control apparatus and computer readable mediums are presented for controlling a switching inverter in which a controller selectively suspends PWM carrier signals to provide inverter switching control signals using zero vectors in response to a maximal pulse width value for a present PWM half cycle being greater than a threshold value, and accumulates a present output control value for individual output phases for use in a subsequent PWM half cycle for selective effective reduction in switching frequency for low-speed operation while maintaining high frequency control loop sampling.
Latest ROCKWELL AUTOMATION TECHNOLOGIES, INC. Patents:
- Automated monitoring and control using updated streaming decision tree
- Pharma innovator and manufacturing process data conversion with batch process performance data feedback
- Computer vision model drawing interface
- Systems and methods for motor control center trunk and drop connector
- Industrial data services platform
The subject matter disclosed herein relates to power conversion, and more specifically to adjustable pulse width modulation apparatus and techniques for operating power converters.
BRIEF DESCRIPTIONVarious aspects of the present disclosure are now summarized to facilitate a basic understanding of the disclosure, wherein this summary is not an extensive overview of the disclosure, and is intended neither to identify certain elements of the disclosure, nor to delineate the scope thereof. Rather, the primary purpose of this summary is to present various concepts of the disclosure in a simplified form prior to the more detailed description that is presented hereinafter. The present disclosure provides methods as well as control apparatus and computer readable mediums for controlling a switching inverter by selectively using zero vectors in response to a maximal pulse width value for a present PWM half cycle being greater than a threshold value, and accumulation of a present output control value for individual output phases for use in a subsequent PWM half cycle.
The following description and drawings set forth certain illustrative implementations of the disclosure in detail, which are indicative of one or more exemplary ways in which the various principles of the disclosure may be carried out. The illustrated examples are not exhaustive of the many possible embodiments of the disclosure. Various objects, advantages and novel features of the disclosure will be set forth in the following detailed description when considered in conjunction with the drawings, in which:
Referring now to the figures, one or more embodiments or implementations are hereinafter described in conjunction with the drawings, wherein the various features are not necessarily drawn to scale.
The motor drive 110 in
The inverter switches S7-S12 operate according to switching control signals 124a from an inverter switching component 124 of the drive controller 120 to provide a multiphase output to drive the load 106 according to one or more desired output operating parameters, such as output speed or frequency, torque, etc. The inverter controller 124 in one embodiment computes a command modulation index and an angle used in generating pulse width modulation (PWM) switching control signals 124a or the controller 124 can implement sine triangle pulse width modulation to achieve the desired motor speed, torque, etc. in each of a series of inverter PWM switching cycles. The drive controller 120 and the components thereof may be implemented as any suitable hardware, processor-executed software, processor-executed firmware, logic, and/or combinations thereof wherein the illustrated controller 120 can be implemented using processor-executed software or firmware providing various control functions by which the controller 120 receives feedback and/or input signals and/or values (e.g., setpoint(s)) and provides rectifier and inverter switching control signals 122a and 124a to operate the rectifier switching devices S1-S6 and switches S7-S12 of the inverter 118 to convert input power for providing AC output power to drive the load 106. In addition, the controller 120 and the components thereof can be implemented in a single processor-based device, such as a microprocessor, microcontroller, FPGA, etc., or one or more of these can be separately implemented in unitary or distributed fashion by two or more processors.
The rectifier and inverter switches S1-S12 are operable according to corresponding switching control signals 122a, 124a to selectively conduct current when actuated. In this regard, the rectifier and inverter switching control components 122 and 124 of the drive controller 120 may include analog driver circuitry to generate signals suitable for operating the switching devices S1-S12. In addition, diodes are connected across the individual IGBTs S1-S12 in the embodiment of
The inverter switches S7-S12 are coupled to receive power from the DC bus 116 and to provide AC output power to the motor or other load 106, where the switches S7-S12 operate according to the PWM switching control signals 124a from the inverter controller 124. The inverter controller 124 in certain embodiments may also provide a DC command signal or value to the rectifier controller 122 to cause the rectifier controller 122 to operate the rectifier switches S1-S6 to provide a regulated DC output accordingly. As seen in
Referring also to
Referring also to
Referring also to
In this manner, the controller 120 selectively provides an effective reduction in the switching frequency for low-speed operation while maintaining high frequency control loop sampling in each half cycle 205. Moreover, this effective switching frequency reduction, particularly at low inverter output frequencies (e.g., low motor speeds), facilitates estimation of the inverter output phase voltages by measuring the DC bus voltage during the switching pulses in the presence of IGBT rise and fall time variations, dead time parameters, DC bus voltage sensing circuit inaccuracies and Vce voltage drops of the IGBT switches S7-S12. In addition, this concept advantageously mitigates junction temperature stress on the switches S7-S12 as the effective switching rate of the inverter switches is reduced. The inventors have further appreciated that accumulating the computed output control values during half cycles 205 in which the carrier signals 204 are suspended provides the same output voltage as would otherwise be achieved by effectively lengthening the switching pulses commensurate with the duty cycle values provided by the controller 124c.
Thus, effective control of the inverter output signal waveforms is maintained, along with the high frequency control loop operation including sampling at each half cycle 205 to maintain high control loop bandwidth. In this regard, the control concepts of the present disclosure provide a significant advance over merely reducing the PWM switching frequency for low motor speeds, whereby improved control bandwidth is maintained and the system 110 can be used in conjunction with other components (e.g., output trap filters, not shown) designed for specific switching frequencies. Furthermore, the output current and thus torque capabilities of the drive 110 are enhanced at low speed or startup conditions, wherein the employment of the selective carrier suspension with zero vector switching and duty ratio accumulation facilitates reduction in the amount of low-speed derating that would otherwise be required without requiring oversizing of the switches S7-S12, and without requiring adjustment to the nominal inverter pulse width modulation switching frequency. This, in turn, improves the performance of the power conversion system 110 without any restrictions as to the usage of an output transformer and/or trap filter circuit for motor drive and other power conversion applications.
Referring also to
When the inverter 118 begins operation, a set of values DAVAL, DBVAL and DCVAL are cleared to zero at 901 in
At 904 in
(1)
DAVAL=DAVAL+DA,
(2)
DBVAL=DBVAL+DB, and
(3)
DCVAL=DCVAL+DC.
This operation selectively accumulates computed duty ratio values from previous cycles as needed for each individual inverter output phase as explained further below with respect to 912 in
At 906 in
(4a)
TPULSE=MAX(|DAVAL|, |DBVAL|, |DCVAL|)*TS,
where the scaling by TS provides a temporal value indicating the effective pulse width (e.g., in microseconds) associated with the phase having the largest absolute output control value in the present PWM half cycle. In another possible embodiment, the pulse width value TPULSE is computed according to the following equation (4b):
(4b)
TPULSE=MAX(|DAVAL−DBVAL|, |DBVAL−DCVAL|, |DCVAL-DAVAL|I)*TS.
At 908 in
If the pulse width value TPULSE does not exceed the threshold (NO at 908), the controller suspends (e.g., freezes) the carrier signals for the present half cycle at 920 and generates the switching control signals at 922 for the present PWM half cycle 205 according to zero vectors for each of the inverter output phases (e.g., 111, -1-1-1). This operation is illustrated in
Upon computing the control values at 904 for the succeeding PWM half cycle 205-3, the controller 120 computes the new value DAVAL as the sum of DA2+DA3. In this example, moreover, the controller determines at 906 and 908 that the maximal absolute PWM control value scaled by the PWM period TS (MAX(|DAVAL|, |DBVAL|, |DCVAL|)*TS) exceeds the threshold TH, and thus resumes the downward ramping of the carrier waveform 204a during the half cycle 205-3. This, in turn, causes a rising edge in the waveform 412 for the output voltage Va corresponding to phase “a” at the output of the inverter 118 with switch S7 being turned on and switch S10 being turned off when the computed control value (DA2+DA3) exceeds the downward ramping carrier signal 204a during the half cycle 205-3. During this half cycle 205-3, moreover, the output PWM control values DAVAL, DBVAL and DCVAL are again reset to zero at 912 in
In the example of
In the next half cycle 205-6, the controller 120 again determines that the computed pulse width value TPULSE does not exceed the threshold TH, and accordingly suspends the carrier waveform 204a at the +1 value. Thereafter in the half cycle 205-7, the controller 120 resumes the downward ramping of the carrier waveform 204a and compares the accumulated value DA6+DA7 with the carrier 204a, causing the waveform 412 to go high as shown in
As seen in
The threshold value TH in certain embodiments may be adjustable, and may be set according to a variety of desired operating conditions. In particular, the threshold TH may be set such that low-speed (e.g., or startup) derating of the power conversion system 110 is not needed, or the need for such derating is reduced. In one possible embodiment, the threshold value TH is greater than a rise time variation of the switches S7-S12 in order to facilitate inverter output voltage estimation without requiring direct sensors at the output of the inverter 118
Referring now to
In the next half cycle 205-7, the controller 120 resumes the upward ramping of the carrier waveform 204a whose value is compared with the summation of DA5+DA6+DA7 during the half cycle 205-7, causing a downward edge in the waveform 412 in the graph 810 of
The above examples are merely illustrative of several possible embodiments of various aspects of the present disclosure, wherein equivalent alterations and/or modifications will occur to others skilled in the art upon reading and understanding this specification and the annexed drawings. In particular regard to the various functions performed by the above described components (assemblies, devices, systems, circuits, and the like), the terms (including a reference to a “means”) used to describe such components are intended to correspond, unless otherwise indicated, to any component, such as hardware, processor-executed software, or combinations thereof, which performs the specified function of the described component (i.e., that is functionally equivalent), even though not structurally equivalent to the disclosed structure which performs the function in the illustrated implementations of the disclosure. In addition, although a particular feature of the disclosure may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular application. Also, to the extent that the terms “including”, “includes”, “having”, “has”, “with”, or variants thereof are used in the detailed description and/or in the claims, such terms are intended to be inclusive in a manner similar to the term “comprising”. This description uses examples to disclose various embodiments and also to enable any person skilled in the art to practice the disclosed subject matter, including making and using any devices or systems and performing any incorporated methods. It will be evident that various modifications and changes may be made, and additional embodiments may be implemented, without departing from the broader scope of the present disclosure as set forth in the following claims, wherein the specification and drawings are to be regarded in an illustrative rather than restrictive sense.
Claims
1. A method for controlling a switching inverter, the method comprising:
- determining a duty ratio for each output phase of the switching inverter for a present pulse width modulation (PWM) half cycle;
- determining, for each output phase, a present output control value for the present PWM half cycle as a sum of a previous output control value for that phase for a previous PWM half cycle and the duty ratio for that phase for the present PWM half cycle;
- determining a pulse width value for the present PWM half cycle according to a maximal one of the present output control values or a maximal present output control value difference between two phases for the present PWM half cycle;
- selectively generating switching control signals to operate the switching inverter for the present PWM half cycle according to the present output control values in response to the pulse width value for the present PWM half cycle being greater than a threshold value;
- selectively resetting the present output control values to zero in response to the pulse width value for the present PWM half cycle being greater than the threshold value; and
- selectively generating the switching control signals to operate the switching inverter for the present PWM half cycle according to a zero vector in response to the pulse width value for the present PWM half cycle being less than or equal to the threshold value.
2. The method of claim 1, wherein determining the pulse width value for the present PWM half cycle comprises;
- determining the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle; and
- multiplying the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle by a PWM cycle value corresponding to a full PWM cycle.
3. The method of claim 1, comprising:
- selectively suspending ramping of carriers for each output phase for the present PWM half cycle in response to the pulse width value for the present PWM half cycle being less than or equal to the threshold value.
4. The method of claim 3, comprising:
- selectively resuming the ramping of the carriers for each output phase for the present PWM half cycle for generating the switching control signals in response to the pulse width value for the present PWM half cycle being greater than a threshold value.
5. The method of claim 1, wherein the threshold value is greater than a rise time variation of switches of the switching inverter.
6. The method of claim 1, wherein the duty ratio for each output phase is determined for the present PWM half cycle according to a voltage-frequency control loop.
7. The method of claim 1, wherein the duty ratio for each output phase is determined for the present PWM half cycle at a peak or valley of carriers for each output phase for the present PWM half cycle.
8. The method of claim 7, comprising:
- selectively suspending ramping of the carriers for each output phase for the present PWM half cycle in response to the pulse width value for the present PWM half cycle being less than or equal to the threshold value; and
- selectively resuming the ramping of the carriers for each output phase for the present PWM half cycle for generating the switching control signals in response to the pulse width value for the present PWM half cycle being greater than a threshold value.
9. A non-transitory computer readable medium with computer executable instructions for controlling a switching inverter, the computer readable medium comprising computer executable instructions for:
- determining a duty ratio for each output phase of the switching inverter for a present pulse width modulation (PWM) half cycle;
- determining, for each output phase, a present output control value for the present PWM half cycle as a sum of a previous output control value for that phase for a previous PWM half cycle and the duty ratio for that phase for the present PWM half cycle;
- determining a pulse width value for the present PWM half cycle according to a maximal one of the present output control values or a maximal present output control value difference between two phases for the present PWM half cycle;
- selectively generating switching control signals to operate the switching inverter for the present PWM half cycle according to the present output control values in response to the pulse width value for the present PWM half cycle being greater than a threshold value;
- selectively resetting the present output control values to zero in response to the pulse width value for the present PWM half cycle being greater than the threshold value; and
- selectively generating the switching control signals to operate the switching inverter for the present PWM half cycle according to a zero vector in response to the pulse width value for the present PWM half cycle being less than or equal to the threshold value.
10. An apparatus for controlling a multiphase inverter, comprising:
- an electronic memory; and
- at least one processor programmed to: determine a duty ratio for each output phase of the switching inverter for a pulse width modulation (PWM) half cycle; determine, for each output phase, a present output control value for the present PWM half cycle as a sum of a previous output control value for that phase for a previous PWM half cycle and the duty ratio for that phase for the present PWM half cycle; determine a pulse width value for the present PWM half cycle according to a maximal one of the present output control values or a maximal present output control value difference between two phases for the present PWM half cycle; selectively generate switching control signals to operate the switching inverter for the present PWM half cycle according to the present output control values in response to the pulse width value for the present PWM half cycle being greater than a threshold value; selectively reset the present output control values to zero in response to the pulse width value for the present PWM half cycle being greater than the threshold value; and selectively generate the switching control signals to operate the switching inverter for the present PWM half cycle according to a zero vector in response to the pulse width value for the present PWM half cycle being less than or equal to the threshold value.
11. The apparatus of claim 10, wherein the at least one processor is programmed to implement a voltage-frequency control loop relating a setpoint inverter output frequency to phase output voltages of the switching inverter to determine the duty ratio for each output phase of the switching inverter for the present PWM half cycle.
12. The apparatus of claim 10, wherein the at least one processor is programmed to determine the duty ratio for each output phase for the present PWM half cycle at a peak or valley of carriers for each output phase for the present PWM half cycle.
13. The apparatus of claim 12, wherein the at least one processor is programmed to:
- selectively suspend ramping of the carriers for each output phase for the present PWM half cycle in response to the pulse width value for the present PWM half cycle being less than or equal to the threshold value; and
- selectively resume the ramping of the carriers for each output phase for the present PWM half cycle to generate the switching control signals in response to the pulse width value for the present PWM half cycle being greater than a threshold value.
14. The apparatus of claim 13, wherein the threshold value is greater than a rise time variation of switches of the switching inverter.
15. The apparatus of claim 14, wherein the at least one processor is programmed to determine the pulse width value for the present PWM half cycle by;
- determining the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle; and
- multiplying the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle by a PWM cycle value corresponding to a full PWM cycle.
16. The apparatus of claim 13, wherein the at least one processor is programmed to determine the pulse width value for the present PWM half cycle by;
- determining the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle; and
- multiplying the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle by a PWM cycle value corresponding to a full PWM cycle.
17. The apparatus of claim 12, wherein the at least one processor is programmed to determine the pulse width value for the present PWM half cycle by;
- determining the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle; and
- multiplying the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle by a PWM cycle value corresponding to a full PWM cycle.
18. The apparatus of claim 10, wherein the threshold value is greater than a rise time variation of switches of the switching inverter.
19. The apparatus of claim 18, wherein the at least one processor is programmed to determine the pulse width value for the present PWM half cycle by;
- determining the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle; and
- multiplying the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle by a PWM cycle value corresponding to a full PWM cycle.
20. The apparatus of claim 10, wherein the at least one processor is programmed to determine the pulse width value for the present PWM half cycle by;
- determining the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle; and
- multiplying the maximal one of the present output control values or the maximal present output control value difference between two phases for the present PWM half cycle by a PWM cycle value corresponding to a full PWM cycle.
Type: Application
Filed: Oct 30, 2014
Publication Date: May 5, 2016
Applicant: ROCKWELL AUTOMATION TECHNOLOGIES, INC. (Mayfield Heights, OH)
Inventors: Lixiang Wei (Mequon, WI), Jeffrey D. McGuire (Franklin, WI), Timothy M. Rowan (Wauwatosa, WI)
Application Number: 14/527,804