MANUFACTURING METHOD OF THIN FILM TRANSISTOR OF DISPLAY DEVICE
A manufacturing method of a thin film transistor of a display device, the method including forming a gate insulating layer on a semiconductor layer; attaching a halftone mask onto the gate insulating layer; forming a channel region including a plurality of bridged grain lines formed; exposing the gate insulating layer of the channel region; forming a gate electrode layer on the halftone mask and the gate insulating layer; forming a gate electrode on the channel region by etching a portion corresponding to a boundary of the channel region of the gate electrode layer; removing the halftone mask; forming source/drain regions; forming an interlayer insulating layer on the gate electrode and the gate insulating layer; forming contact holes by etching the gate insulating layer and the interlayer insulating layer to expose the source/drain regions; and forming source/drain electrodes connected with the source/drain regions through the contact holes.
Korean Patent Application No. 10-2014-0169126, filed on Nov. 28, 2014, in the Korean Intellectual Property Office, and entitled: “Manufacturing Method of Thin Film Transistor of Display Device,” is incorporated by reference herein in its entirety.
BACKGROUND1. Field
Provided is a manufacturing method of a thin film transistor of a display device.
2. Description of the Related Art
Flat panel displays may include, for example, a liquid crystal display (LCD), a plasma display panel (PDP), an organic light emitting diode (OLED) device, a field effect display (FED), and an electrophoretic display device.
SUMMARYEmbodiments may be realized by providing a manufacturing method of a thin film transistor of a display device, the method including forming a gate insulating layer on a semiconductor layer including a polysilicon layer; attaching a halftone mask formed using a photoresist onto the gate insulating layer; forming a channel region including a plurality of bridged grain lines formed by doping impurities on the semiconductor layer; exposing the gate insulating layer of the channel region by etching a part of the halftone mask; forming a gate electrode layer on the halftone mask and the gate insulating layer; forming a gate electrode on the channel region by etching a portion corresponding to a boundary of the channel region of the gate electrode layer; removing the halftone mask; forming source/drain regions by doping impurities on both sides of the channel region of the semiconductor layer; forming an interlayer insulating layer on the gate electrode and the gate insulating layer; forming contact holes by etching the gate insulating layer and the interlayer insulating layer to expose the source/drain regions; and forming source/drain electrodes connected with the source/drain regions through the contact holes.
The halftone mask may include a partially through-formed region corresponding to the channel region of the semiconductor layer.
Forming the channel region may include forming a plurality of grain lines on the semiconductor layer through the partially through-formed region of the halftone mask.
Forming the channel region may include doping boron (B) on the semiconductor layer.
Intervals between the plurality of grain lines may be 0.3 μm or more and 0.6 μm or less.
The halftone mask may include four to six partially through-formed regions.
The halftone mask may be formed using a reversely tapered photoresist.
Removing the halftone mask may include removing the gate electrode layer from the gate insulating layer using a lift-off method of the halftone mask.
Forming the source/drain regions may include doping boron (B) on the semiconductor layer.
Forming the gate insulating layer may include laminating a material made of silicon nitride (SiNx) or silicon oxide (SiO2).
Forming the interlayer insulating layer may include laminating a material made of silicon nitride (SiNx) or silicon oxide (SiO2).
The display device may be an organic light emitting diode device.
Features will become apparent to those of skill in the art by describing in detail exemplary embodiments with reference to the attached drawings in which:
Example embodiments will now be described more fully hereinafter with reference to the accompanying drawings; however, they may be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey exemplary implementations to those skilled in the art.
It is noted that the drawings are schematic and not illustrated according to a scale. Relative dimensions and ratios of portions in the drawings may be exaggerated or reduced in sizes for clarity and convenience in the drawings. In addition, in like structures, elements, or components illustrated in two or more drawings, like reference numerals are used in order to represent similar features. It will be understood that when an element such as a layer, film, region, or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. Further, it will be understood that when a layer is referred to as being “under” another layer, it can be directly under, and one or more intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being “between” two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
The exemplary embodiment represents an exemplary embodiment in detail. As a result, various modifications in the drawings are expected. Therefore, the exemplary embodiment is not limited to a specific form of an illustrated region, and for example, includes modifications of a manufactured form.
Hereinafter, a manufacturing method of a thin film transistor of a display device according to an exemplary embodiment will be described in detail with reference to
After forming the gate insulating layer 50 (S101), a halftone mask 60 with a pattern may be attached onto the gate insulating layer 50 (S102). The halftone mask 60 may have a partially through-formed region, and a plurality of grain lines 42 may be formed on the semiconductor layer 40 through the through-formed region. The through-formed regions of the halftone mask 60 may be configured by four or more and six or less, e.g., the halftone mask 60 may include four to six through-formed regions. At least four or more grain lines 42 may be formed in the channel region 10 in the thin film transistor element, and may provide element uniformity and a low leakage-current characteristic, e.g., the halftone mask may include a partially through-formed region corresponding to the channel region of the semiconductor layer.
The halftone mask 60 may be formed by, e.g., using, a photoresist and may have a reversely tapered shape. The halftone mask 60 may be formed by the reversely tapered photoresist, and the gate pattern may not be maximally influenced when the halftone mask 60 is removed thereafter.
Thereafter, as illustrated in
Thereafter, as illustrated in
Thereafter, as illustrated in
Thereafter, as illustrated in
Thereafter, as illustrated in
The source/drain regions 20 and 30 may include the source region 20 and the drain region 30 formed to be p+doped on both sides of the channel region 10. A doped ion material may be a P type impurity such as boron (B) or B2H6. The impurity may vary according to a kind of thin film transistor.
The interlayer insulating layer 80 may be formed on the gate electrode 74 and the gate insulating layer 50. The interlayer insulating layer 80 may be formed by using a ceramic-based material such as silicon nitride (SiNx) or silicon oxide (SiO2), like the gate insulating layer 50.
Thereafter, as illustrated in
Thereafter, as illustrated in
The thin film transistor including the semiconductor layer 40, the gate electrode 74, and the source/drain electrodes 100 and 110 may be formed. The configuration of the thin film transistor may be variously modified by those skilled in the art.
The aforementioned display device may be an organic light emitting diode display device.
Although not illustrated, a planarization layer covering the source/drain electrodes 100 and 110 may be formed on the interlayer insulating layer 80. The planarization layer may eliminate a planarization operation to enhance light emission efficiency of an organic light emitting diode to be formed thereon.
A pixel defining layer including first electrodes of the organic light emitting diode and having openings exposing the first electrodes may be formed on the planarization layer. An organic emission layer may be formed on the first electrode, and a second electrode may be formed on the organic emission layer. The organic light emitting diode including the first electrode, the organic emission layer, and the second electrode may be formed.
By way of summation and review, an OLED device may include two electrodes and an OLED positioned therebetween, and may emit light when an electron injected from a cathode, which is one electrode, and a hole injected from an anode, which is the other electrode, are coupled with each other in an organic emission member to form an exciton and the exciton discharges energy. A display substrate of the OLED device may include a switching thin film transistor, a driving thin film transistor, and a capacitor which may be formed for each pixel, respectively.
The driving thin film transistor may apply driving power for emitting light of an organic emission layer of the OLED, for example, in a selected pixel, and as illustrated in
A gate insulating layer 8 may be formed on the semiconductor layer. A gate wire including a gate electrode 6 may be formed on the gate insulating layer 8, and the gate wire may further include a gate line, a capacitor plate, and other wires. The gate electrode 6 may be formed to overlap with at least a part of the semiconductor layer, for example, the channel region 1.
An interlayer insulating layer (passivation layer) 9 covering the gate electrode 6 may be formed on the gate insulating layer 8. The gate insulating layer 8 and the interlayer insulating layer 9 may have through-holes (contact holes) exposing the source region 2 and the drain region 3 of the semiconductor layer.
On the interlayer insulating layer 9, a data wire including a source electrode 4 and a drain electrode 5 may be formed. The data wire may further include a data line, a common power line, a second capacitor plate, and other wires. The source electrode 4 and the drain electrode 5 may be connected with the source region 2 and the drain region 3 of the semiconductor layer through the through-holes formed in the interlayer insulating layer 9 and the gate insulating layer 8, respectively.
The driving thin film transistor including the semiconductor layer, the gate electrode 6, the source electrode 2, and the drain electrode 3 may be formed.
A bridged-grained line (BG-line) 7 on which boron may be doped may be formed in the channel region 1 of the semiconductor layer, and to help provide uniformity of the devices and a low leakage-current characteristic, at least four or more BG-lines may be required. Forming the grain line may include sequentially laminating a photoresist on the semiconductor layer, doping boron in the channel region of the semiconductor layer, laminating the gate insulating layer, and then forming the gate electrode. As illustrated in
When the grain line is misaligned, a distance between the drain region and the grain line may not coincide with a distance between the source region and the grain line. When the degree of the misalignment is increased, the number of grain lines in the channel may vary, a characteristic of the thin film transistor may be deteriorated, and a characteristic for each thin film transistor may be different, and the reliability of the thin film transistor may be deteriorated.
Provided is a manufacturing method of a thin film transistor of a display device that may improve compatibility of the thin film transistor having a bridged grain structure, e.g., of a bridged grain line by using a halftone mask.
By the manufacturing method of the thin film transistor of the display device according to an exemplary embodiment, it may be possible to improve a characteristic and the reliability of the thin film transistor by improving compatibility between the gate electrode and the bridged grain line in the channel region. It may be possible to efficiently remove a photoresist without maximally influencing a gate pattern by using a reversely tapered photoresist.
Example embodiments have been disclosed herein, and although specific terms are employed, they are used and are to be interpreted in a generic and descriptive sense only and not for purpose of limitation. In some instances, as would be apparent to one of skill in the art as of the filing of the present application, features, characteristics, and/or elements described in connection with a particular embodiment may be used singly or in combination with features, characteristics, and/or elements described in connection with other embodiments unless otherwise specifically indicated. Accordingly, it will be understood by those of skill in the art that various changes in form and details may be made without departing from the spirit and scope of the present invention as set forth in the following claims.
Claims
1. A manufacturing method of a thin film transistor of a display device, the method comprising:
- forming a gate insulating layer on a semiconductor layer including a polysilicon layer;
- attaching a halftone mask formed using a photoresist onto the gate insulating layer;
- forming a channel region including a plurality of bridged grain lines formed by doping impurities on the semiconductor layer;
- exposing the gate insulating layer of the channel region by etching a part of the halftone mask;
- forming a gate electrode layer on the halftone mask and the gate insulating layer;
- forming a gate electrode on the channel region by etching a portion corresponding to a boundary of the channel region of the gate electrode layer;
- removing the halftone mask;
- forming source/drain regions by doping impurities on both sides of the channel region of the semiconductor layer;
- forming an interlayer insulating layer on the gate electrode and the gate insulating layer;
- forming contact holes by etching the gate insulating layer and the interlayer insulating layer to expose the source/drain regions; and
- forming source/drain electrodes connected with the source/drain regions through the contact holes.
2. The manufacturing method as claimed in claim 1, wherein the halftone mask includes a partially through-formed region corresponding to the channel region of the semiconductor layer.
3. The manufacturing method as claimed in claim 1, wherein forming the channel region includes forming a plurality of grain lines on the semiconductor layer through the partially through-formed region of the halftone mask.
4. The manufacturing method as claimed in claim 1, wherein forming the channel region includes doping boron (B) on the semiconductor layer.
5. The manufacturing method as claimed in claim 1, wherein intervals between the plurality of grain lines are 0.3 μm or more and 0.6 μm or less.
6. The manufacturing method as claimed in claim 1, wherein the halftone mask includes four to six partially through-formed regions.
7. The manufacturing method as claimed in claim 1, wherein the halftone mask is formed using a reversely tapered photoresist.
8. The manufacturing method as claimed in claim 1, wherein removing the halftone mask includes removing the gate electrode layer from the gate insulating layer using a lift-off method of the halftone mask.
9. The manufacturing method as claimed in claim 1, wherein forming the source/drain regions includes doping boron (B) on the semiconductor layer.
10. The manufacturing method as claimed in claim 1, wherein forming the gate insulating layer includes laminating a material made of silicon nitride (SiNx) or silicon oxide (SiO2).
11. The manufacturing method as claimed in claim 1, wherein forming the interlayer insulating layer includes laminating a material made of silicon nitride (SiNx) or silicon oxide (SiO2).
12. The manufacturing method as claimed in claim 1, wherein the display device is an organic light emitting diode device.
Type: Application
Filed: Jun 25, 2015
Publication Date: Jun 2, 2016
Inventors: Hyeon Jeong SANG (Bucheon-si), Hee Young LEE (Suwon-si)
Application Number: 14/749,722