MEMORY DEVICE AND FABRICATING METHOD THEREOF
A memory device and a method for fabricating the same are provided. The memory device includes a substrate and an isolation structure. The substrate has at least two memory cells, and each of the memory cells includes a first active region, a second active region, and a gate structure. The first active region and the second active region are alternately disposed in the substrate. The gate structure is disposed in the substrate and between the first active region and the second active region. The isolation structure is disposed between and protruding from the second active regions of two adjacent memory cells.
A Dynamic Random Access Memory (DRAM) is an essential element in many electronic products. To increase component density and improve overall performance of DRAM, industrial manufacturers make constant efforts to reduce the sizes of transistors for the DRAM. However, as the device size is reduced, the device performance of such DRAM is still not satisfactory in advanced applications of technology.
Accordingly, an improved memory device and a fabricating method thereof are required.
SUMMARYAn aspect of the present disclosure provides a memory device. The memory device includes a substrate and an isolation structure. The substrate has at least two memory cells, and each of the memory cells includes a first active region, a second active region, and a gate structure. The first active region and the second active region are alternately disposed in the substrate. The gate structure is disposed in the substrate and between the first active region and the second active region. The isolation structure is disposed between and protruding from the second active regions of two adjacent memory cells.
In various embodiments of the present disclosure, the gate structure is a multi-layer structure including a first layer and a second layer embedded in the first layer.
In various embodiments of the present disclosure, the isolation structure is higher than the second active region in a range from about 5 nm to about 50 nm.
In various embodiments of the present disclosure, each of the memory cells includes one of the first active region, two of the gate structures, and two of the second active regions. The first active region is disposed between the gate structures, and each of the gate structures is disposed between the first active region and one of the second active regions.
In various embodiments of the present disclosure, the memory device further includes a conductive line electrically connected to the first active region.
In various embodiments of the present disclosure, the memory device further includes an oxide cap surrounding a portion of the isolation structure that is protruding from the second active regions of two adjacent memory cells.
In various embodiments of the present disclosure, the oxide cap is made of silicon dioxide.
In various embodiments of the present disclosure, the memory device further includes a contact structure electrically connected to the second active region.
In various embodiments of the present disclosure, the contact structure is over the second active region, and an interface between the contact structure and the second active region is below the isolation structure.
In various embodiments of the present disclosure, the contact structure is made of polysilicon.
Another aspect of the present disclosure provides method for fabricating a memory device, and the method includes following steps. A substrate having at least two memory cells is received, and each of the memory cells includes a first active region, a second active region, and a gate structure. The first active region and the second active region are alternately disposed in the substrate. The gate structure is disposed in the substrate and between the first active region and the second active region. An isolation structure is formed in the substrate and between the second active regions of two adjacent memory cells. The second active regions of the two adjacent memory cells are recessed to expose sidewalls of an upper portion of the isolation structure.
In various embodiments of the present disclosure, forming the gate structure includes following steps. A first layer is formed. A second layer is formed, which is embedded in the first layer.
In various embodiments of the present disclosure, the upper portion of the isolation structure has a height in a range from about 5 nm to about 50 nm.
In various embodiments of the present disclosure, each of the memory cells comprises one of the first active region, two of the gate structures, and two of the second active regions, the first active region is disposed between the gate structures, and each of the gate structures is disposed between the first active region and one of the second active regions.
In various embodiments of the present disclosure, the method further includes forming a conductive line over the first active region.
In various embodiments of the present disclosure, the method further includes forming an oxide cap surrounding the upper portion of the isolation structure.
In various embodiments of the present disclosure, forming the oxide cap includes following steps. An oxide layer is deposited over the upper portion of the isolation structure. A portion of the oxide layer is removed to expose a top surface of the isolation structure and to form the oxide cap.
In various embodiments of the present disclosure, the method further includes forming a contact structure over the second active region.
In various embodiments of the present disclosure, forming the contact structure includes following steps. A contact material layer is deposited over the upper portion of the isolation structure and the second active region. A portion of the contact material layer is removed to expose a top surface of the isolation structure and to form the contact structure.
In various embodiments of the present disclosure, an interface between the contact structure and the second active region is below the isolation structure.
These and other features, aspects, and advantages of the present disclosure will become better understood with reference to the following description and appended claims.
It is to be understood that both the foregoing general description and the following detailed description are by examples, and are intended to provide further explanation of the invention as claimed.
The disclosure could be more fully understood by reading the following detailed description of the embodiment, with reference made to the accompanying drawings as follows:
Reference will now be made in detail to the present embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
The following embodiments are disclosed with accompanying diagrams for detailed description. For illustration clarity, many details of practice are explained in the following descriptions. However, it should be understood that these details of practice do not intend to limit the present invention. That is, these details of practice are not necessary in parts of embodiments of the present invention. Furthermore, for simplifying the drawings, some of the conventional structures and elements are shown with schematic illustrations.
As aforementioned problems, requirements in a memory device are becoming more challenging. For instance, damage usually occurred on active area (AA) corner during fabrication as the memory device sizes decreased, which the active area may be a source or drain region. Particularly, damage on the corner of source/drain region, also called as AA-clipping, is a source of defect that may provide a leakage path. This kind of defect is inevitable in current fabricating process while processing of cell contact separation. The defect in the active area of the memory device results in retention loss in memory device, which inevitably degrade the performance of the memory device.
The present disclosure provides a memory device and a fabricating method thereof. The memory device of the present disclosure applies an isolation structure higher than a second active region. Therefore, defects caused by AA-clipping can be reduced, and thereby improving the performance of the memory device.
Referring to
The substrate 110 may be a silicon substrate, a silicon/germanium (SiGe) substrate, an epi-substrate, a silicon-on-insulator (SOI) substrate, etc.
The first active region 122 and the second active regions 124 may be formed by doping, such as n-doping or p-doping depending on actual requirements. The first active region 122 and the second active region 124 may respectively function as a source and a drain of the memory device, or vice versa. The first active region 122 and the second active regions 124 may be formed before or after the gate structures 130
The gate structure 130 may be a single-layer structure or a multi-layer structure. For instance, the gate structure 130 includes a first layer 132 and a second layer 134 embedded in the first layer 132 as shown in
It is noteworthy that the gate structures 130 are disposed in the substrate 110, and thus the memory device 100 in the abovementioned embodiments can be called as a recess access device (RAD). When a bias is applied to the gate structures 130, a channel may be formed in the substrate 110 and around the gate structures 130. Current may flow between the first active region 122 and the second active regions 124 through the channel.
In some embodiments, the gate structures 130 are formed by forming trenches (not shown) in the substrate 110. Then, the first layers 132 and the second layers 134 of the gate structures 130 are formed by deposition in the bottom portions of the trenches. The unfilled portions of the trenches may be filled with a dielectric material to form dielectric caps 138 over the gate structures 130 as shown in
The memory device 100 may applies a dual gate system as shown in
In some embodiments, a gate dielectric layer 136 is formed between the gate structure 130 and the first active region 122 and between the gate structure 130 and the second active region 124. The gate dielectric layer 136 may be formed by deposition before forming the gate structure 130. Examples of the deposition process include but are not limited to chemical vapor deposition (CVD), physical vapor deposition (PVD), atomic layer deposition (ALD), and a combination thereof. The material of the gate dielectric layer 136 may be any suitable dielectric material, such as oxide or nitride.
The isolation structure 140 may be shallow trench isolation (STI) structures. The isolation structure 140 is disposed in the substrate 110 and between two adjacent memory cells 112 and 114 to provide electrical isolation. The isolation structures 140 may be fabricated by forming shallow trenches (not shown) in the substrate 100 first and then filling isolation material into the shallow trenches. In some embodiments, the isolation structure 140 is made of dielectric materials, such as silicon oxide, silicon oxynitride, and the like.
The conductive line 150 may be a digit line. In some embodiments, the conductive line 150 includes a stack of polycrystalline silicon and one or more metal layers over the polycrystalline silicon. The material of the one or more metal layers may be tungsten (W), titanium nitride (TiN), tantalum nitride (TaN), tungsten nitride (WN), ruthenium (Ru), molybdenum nitride (MoN), TaN/TiN, WN/TiN, arsenic (As) doped polycrystalline silicon, tantalum (Ta), aluminum (Al), titanium (Ti), zirconium nitride (ZrN), or a combination thereof. A dielectric cap may be optionally formed on the top of the one or more metal layers. The material of the dielectric cap may be oxide or nitride.
In some embodiments, a first dielectric layer 152 and a second dielectric layer 154 are disposed around the conductive line 150 as shown in
A cover layer 156 may be formed over the second dielectric layer 154, and an insulating layer 158 may be formed on sidewalls of the second dielectric layer 154 and the cover layer 156. In some embodiments, the cover layer 156 is made of oxide, and the insulating layer 158 is made of nitride.
Continuing in
The second active regions 124 may be recessed by a selective etching process, which removes portions of the second active regions 124 to generate a height difference H1 between the second active regions 124 and the isolation structure 140. The selective etching process on the second active regions 124 and the isolation structure 140 leads altitude difference between two different kinds of material, which, for example, the material of the second active regions 124 is silicon, and the material of the isolation structure 140 is silicon dioxide. The height difference H1 is the height of the upper portion of the isolation structure 140. In some embodiments, a top surface of the isolation structure 140 and top surfaces of the second active regions 124 have a height difference H1 in a range from about 5 nm to about 50 nm.
It is noteworthy that the top surface of the isolation structure 140 and the top surfaces of the second active regions 124 are flat as shown in
Referring to
Continuing in
Referring to
It is noteworthy that the top surface of the isolation structure 140 and bottom surfaces of the contact structures 162 are in different levels. Interfaces between the second active regions 124 and the contact structures 162 are below the isolation structure 140. Specifically, the top surface of the isolation structure 140 is higher than the bottom surfaces of the contact structures 162 in altitude, which the height difference therebetween is the same as the height difference H1 between the second active regions 124 and the isolation structure 140, and may be in a range from about 5 nm to about 50 nm. In some embodiments, the bottom surfaces of the contact structures 162 are interfaces between the contact structures 162 and the second active regions 124.
The formed memory device 100 in accordance with various embodiments of the present disclosure includes the substrate 110 and the isolation structure 140. The substrate 110 includes the memory cells 112 and 114, and each of the memory cells 112 or 114 includes the first active region 122, the second active regions 124, the gate structures 130, the gate dielectric layer 136, the dielectric cap 138, the conductive line 150, the first dielectric layer 152, the second dielectric layer 154, the cover layer 156, the insulating layer 158, the contact structures 162, and the spacers 170′. The first active region 122 and the second active regions 124 are alternately disposed in the substrate 110. The gate structures 130 are disposed in the substrate 110 and between the first active region 122 and the second active regions 124. Each of the gate structures 130 includes the first layer 132 and the second layer 134 embedded in the first layer 132. The conductive line 150 is disposed on and electrically connected to the first active region 122. The first dielectric layer 152 and the second dielectric layer 154 are disposed around the conductive line 150. The cover layer 156 is over the second dielectric layer 154, and the insulating layer 158 is on the sidewalls of the second dielectric layer 154 and the cover layer 156. The contact structures 162 are disposed over and electrically connected to the second active regions 124 of the memory cell 112 or 114, and the spacers 170′ are disposed over the contact structures 162. The isolation structure 140 is disposed in the substrate 110, and is between the two adjacent memory cells 112 and 114. Particularly, the isolation structure 140 is disposed between and protruding from the second active regions 124 of the two memory cells 112 and 114.
The method for fabricating the memory device of the present disclosure applies additional recessing step of the second active region before forming the contact structure. As a result, the isolation structure is higher than the second active region, and an interface between the second active region and the contact structure is below the isolation structure. Further, after the deposition of the contact material layer, the interfaces between the contact material layer and the second active regions are lower than the top surface of the isolation structure. Higher isolation structure can lead less over-etching process while separating the contact material layer to form the contact structures. The method for fabricating the memory device of the present disclosure separates the contact material layer easily without hurting the corner of the active regions, also called as active area (AA) corner. Hence, defects caused by AA-clipping damage on the corner of the active regions can be reduced, which makes less chance to generate leakage path. By additional recessing process before the deposition of the contact material layer, retention can be dramatically improved with very small cost on the recessing process, such as a selective etching process. Accordingly, the performance of the memory device is improved.
Referring to
The first active region 222 and the second active region 224 may respectively function as a source and a drain of the memory device, or vice versa, and may be n-doped or p-doped, depending on actual requirements.
The gate structure 230 may be a single-layer structure or a multi-layer structure. As shown in
In some embodiments, the gate structures 230 are formed by forming trenches (not shown) in the substrate 210. Then, the first layers 232 and the second layers 234 of the gate structures 230 are formed by deposition in the bottom portions of the trenches. The unfilled portions of the trenches may be filled with a dielectric material to form dielectric caps 238 over the gate structures 230 as shown in
The isolation structure 240 may be shallow trench isolation (STI) structures. The isolation structure 240 is disposed in the substrate 210 and between two adjacent memory cells 212 and 214 to provide electrical isolation.
The conductive line 250 may be a digit line. In some embodiments, the conductive line 250 includes a stack of polycrystalline silicon and one or more metal layers over the polycrystalline silicon. A dielectric cap may be optionally formed on the top of the one or more metal layers. The material of the dielectric cap may be oxide or nitride.
In some embodiments, a first dielectric layer 252 and a second dielectric layer 254 are disposed around the conductive line 250 as shown in
A cover layer 256 may be formed over the second dielectric layer 254, and an insulating layer 258 may be formed on sidewalls of the second dielectric layer 254 and the cover layer 256. In some embodiments, the cover layer 256 is made of oxide, and the insulating layer 258 is made of nitride.
Other features such as materials, forming manners, and functions of each components may be referred to those exemplified for the counterparts of
Continuing in
The second active regions 224 may be recessed by a selective etching process, which removes portions of the second active regions 224 to generate a height difference H2 between the second active regions 224 and the isolation structure 240. The height difference H2 is the height of the upper portion of the isolation structure 240. In some embodiments, a top surface of the isolation structure 240 and top surfaces of the second active regions 224 have a height difference H2 in a range from about 5 nm to about 50 nm.
It is noteworthy that the top surface of the isolation structure 240 and the top surfaces of the second active regions 224 are flat as shown in
Referring to
Continuing in
The oxide cap 262 formed by a process shown in
Referring to
Continuing in
Referring to
The top surface of the isolation structure 240 and bottom surfaces of the contact structures 272 are in different levels. Interfaces between the second active regions 224 and the contact structures 272 are below the isolation structure 240. Specifically, the top surface of the isolation structure 240 is higher than the bottom surfaces of the contact structures 272 in altitude, which the height difference therebetween is the same as the height difference H2 between the second active regions 224 and the isolation structure 240, and may be in a range from about 5 nm to about 50 nm. In some embodiments, the bottom surfaces of the contact structures 272 are interfaces between the contact structures 272 and the second active regions 224.
The formed memory device 200 in accordance with various embodiments of the present disclosure includes the substrate 210, the isolation structure 240, and the oxide cap 262. The substrate 210 includes the memory cells 212 and 214, and each of the memory cells 212 or 214 includes the first active region 222, the second active regions 224, the gate structures 230, the gate dielectric layer 236, the dielectric cap 238, the conductive line 250, the first dielectric layer 252, the second dielectric layer 254, the cover layer 256, the insulating layer 258, the contact structures 272, and the spacers 280′. The first active region 222 and the second active regions 224 are alternately disposed in the substrate 210. The gate structures 230 are disposed in the substrate 210 and between the first active region 222 and the second active regions 224. Each of the gate structures 230 includes the first layer 232 and the second layer 234 embedded in the first layer 232. The conductive line 250 is disposed on and electrically connected to the first active region 222. The first dielectric layer 252 and the second dielectric layer 254 are disposed around the conductive line 250. The cover layer 256 is over the second dielectric layer 254, and the insulating layer 258 is on the sidewalls of the second dielectric layer 254 and the cover layer 256. The contact structures 272 are disposed over and electrically connected to the second active regions 224 of the memory cell 212 or 214, and the spacers 280′ are disposed over the contact structures 272. The isolation structure 240 is disposed in the substrate 210, and is between the two adjacent memory cells 212 and 214. Particularly, the isolation structure 240 is disposed between and protruding from the second active regions 224 of the two memory cells 212 and 214. The oxide cap 262 surrounds the upper portion of the isolation structure 240.
The difference between the embodiments shown in
The embodiments of the present disclosure discussed above have advantages over existing memory devices and processes, and the advantages are summarized below. The method for fabricating the memory device of the present disclosure apples additional recessing step of the second active region before forming the contact structure. As a result, the isolation structure of the formed memory device is higher than the second active region, and an interface between the second active region and the contact structure is below the isolation structure. Hence, the problems such as AA-clipping are reduced. Moreover, the oxide cap surrounding the isolation structure is formed by addition deposition and etching processes to enlarge the etching window for forming the contact structures, and the problems of AA-clipping are thereby further reduced. Accordingly, the retention performance of the memory device is improved.
It is noteworthy that the foregoing operating sequences for the method of fabricating the memory device are merely examples and are not intended to be limiting, and various changes, substitutions, and alterations may be made without departing from the spirit and scope of the present disclosure.
Although the present invention has been described in considerable detail with reference to certain embodiments thereof, other embodiments are possible. Therefore, the spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims.
Claims
1-10. (canceled)
11. A method for fabricating a memory device, the method comprising:
- receiving a substrate having at least two memory cells, each of the memory cells comprising: a first source/drain region and a second source/drain region alternately disposed in the substrate; and a gate structure disposed in the substrate and laterally between the first source/drain region and the second source/drain region;
- forming an isolation structure in the substrate and between the second source/drain regions of two adjacent memory cells;
- removing an upper portion of each of the second source/drain regions of the two adjacent memory cells to expose sidewalls of an upper portion of the isolation structure; and
- forming a contact structure over the second source/drain region after removing the upper portion of each of the second source/drain regions of the two adjacent memory cells, wherein an interface between the contact structure and the second source/drain region is below the isolation structure.
12. The method of claim 11, wherein forming the gate structure comprises:
- forming a trench in the substrate;
- forming a first layer in the trench; and
- forming a second layer over the first layer and in the trench.
13. The method of claim 11, wherein the upper portion of the isolation structure has a height in a range from about 5 nm to about 50 nm.
14. The method of claim 11, wherein each of the memory cells comprises one of the first source/drain region, two of the gate structures, and two of the second source/drain regions, and the first source/drain region is disposed between the gate structures, and each of the gate structures is disposed between the first source/drain region and one of the second source/drain regions.
15. The method of claim 11, further comprising forming a conductive line over the first source/drain region.
16. The method of claim 11, further comprising forming an oxide cap surrounding the upper portion of the isolation structure.
17. The method of claim 16, wherein forming the oxide cap comprises:
- depositing an oxide layer over the upper portion of the isolation structure; and
- removing a portion of the oxide layer to expose a top surface of the isolation structure and to form the oxide cap.
18. (canceled)
19. The method of claim 11, wherein forming the contact structure comprises:
- depositing a contact material layer over the upper portion of the isolation structure and the second source/drain region; and
- removing a portion of the contact material layer to expose a top surface of the isolation structure and to form the contact structure.
20. (canceled)
Type: Application
Filed: Jan 7, 2016
Publication Date: Jul 13, 2017
Inventor: Pu-Sung HUANG (Taoyuan City)
Application Number: 14/990,776