LOCK DETECTOR FOR PHASE LOCK LOOP
Methods and systems are described for generating, using a voltage-controlled oscillator (VCO), a plurality of phases of a local clock signal, generating a phase-error signal using a phase comparator receive a phase of the local clock signal and a reference clock signal, and configured to output the phase-error signal, generating a frequency-lock assist (FLA) signal using a FLA circuit receiving one or more phases of the local clock signal and the reference clock signal, the FLA signal indicative of a magnitude of a frequency error between the reference clock signal and the local clock signal, and generating a VCO control signal using an error accumulator circuit receiving the phase-error signal and the FLA signal, and responsively providing the VCO control signal to the VCO to lock the local clock signal to the reference clock signal.
The following prior applications are herein incorporated by reference in their entirety for all purposes:
U.S. Patent Publication 2011/0268225 of application Ser. No. 12/784,414, filed May 20, 2010, naming Harm Cronie and Amin Shokrollahi, entitled “Orthogonal Differential Vector Signaling” (hereinafter “Cronie I”).
U.S. Patent Publication 2011/0302478 of application Ser. No. 12/982,777, filed Dec. 30, 2010, naming Harm Cronie and Amin Shokrollahi, entitled “Power and Pin Efficient Chip-to-Chip Communications with Common-Mode Resilience and SSO Resilience” (hereinafter “Cronie II”).
U.S. patent application Ser. No. 13/030,027, filed Feb. 17, 2011, naming Harm Cronie, Amin Shokrollahi and Armin Tajalli, entitled “Methods and Systems for Noise Resilient, Pin-Efficient and Low Power Communications with Sparse Signaling Codes” (hereinafter “Cronie III”).
U.S. patent application Ser. No. 13/176,657, filed Jul. 5, 2011, naming Harm Cronie and Amin Shokrollahi, entitled “Methods and Systems for Low-power and Pin-efficient Communications with Superposition Signaling Codes” (hereinafter “Cronie IV”).
U.S. patent application Ser. No. 13/542599, filed Jul. 5, 2012, naming Armin Tajalli, Harm Cronie, and Amin Shokrollhi entitled “Methods and Circuits for Efficient Processing and Detection of Balanced Codes” (hereafter called “Tajalli I”.)
U.S. patent application Ser. No. 13/842,740, filed Mar. 15, 2013, naming Brian Holden, Amin Shokrollahi and Anant Singh, entitled “Methods and Systems for Skew Tolerance in and Advanced Detectors for Vector Signaling Codes for Chip-to-Chip Communication”, hereinafter identified as [Holden I];
U.S. Provisional Patent Application No. 61/946,574, filed Feb. 28, 2014, naming Amin Shokrollahi, Brian Holden, and Richard Simpson, entitled “Clock Embedded Vector Signaling Codes”, hereinafter identified as [Shokrollahi I].
U.S. patent application Ser. No. 14/612,241, filed Aug. 4, 2015, naming Amin Shokrollahi, Ali Hormati, and Roger Ulrich, entitled “Method and Apparatus for Low Power Chip-to-Chip Communications with Constrained ISI Ratio”, hereinafter identified as [Shokrollahi II].
U.S. patent application Ser. No. 13/895,206, filed May 15, 2013, naming Roger Ulrich and Peter Hunt, entitled “Circuits for Efficient Detection of Vector Signaling Codes for Chip-to-Chip Communications using Sums of Differences”, hereinafter identified as [Ulrich I].
U.S. patent application Ser. No. 14/816,896, filed Aug. 3, 2015, naming Brian Holden and Amin Shokrollahi, entitled “Orthogonal Differential Vector Signaling Codes with Embedded Clock”, hereinafter identified as [Holden II].
U.S. patent application Ser. No. 14/926,958, filed Oct. 29, 2015, naming Richard Simpson, Andrew Stewart, and Ali Hormati, entitled “Clock Data Alignment System for Vector Signaling Code Commuications Link”, hereinafter identified as [Stewart I].
U.S. patent application Ser. No. 14/925,686, filed Oct. 28, 2015, naming Armin Tajalli, entitled “Advanced Phase Interpolator”, hereinafter identified as [Tajalli II].
U.S. Provisional Patent Application No. ______ , filed Jan. 25, 2016, naming Armin Tajalli, entitled “Voltage Sampler Driver with Enhanced High-Frequency Gain”, hereinafter identified as [Tajalli III].
The following additional references to prior art have been cited in this application:
“Linear phase detection using two-phase latch”, A. Tajalli, et al., IEE Electronic Letters, 2003, (hereafter called [Tajalli IV].)
FIELD OF THE INVENTIONThe present embodiments relate to communications systems circuits generally, and more particularly to obtaining a stable, correctly phased receiver clock signal from a high-speed multi-wire interface used for chip-to-chip communication.
BACKGROUNDIn modern digital systems, digital information has to be processed in a reliable and efficient way. In this context, digital information is to be understood as information available in discrete, i.e., discontinuous values. Bits, collection of bits, but also numbers from a finite set can be used to represent digital information.
In most chip-to-chip, or device-to-device communication systems, communication takes place over a plurality of wires to increase the aggregate bandwidth. A single or pair of these wires may be referred to as a channel or link and multiple channels create a communication bus between the electronic components. At the physical circuitry level, in chip-to-chip communication systems, buses are typically made of electrical conductors in the package between chips and motherboards, on printed circuit boards (“PCBs”) boards or in cables and connectors between PCBs. In high frequency applications, microstrip or stripline PCB traces may be used.
Common methods for transmitting signals over bus wires include single-ended and differential signaling methods. In applications requiring high speed communications, those methods can be further optimized in terms of power consumption and pin-efficiency, especially in high-speed communications. More recently, vector signaling methods have been proposed to further optimize the trade-offs between power consumption, pin efficiency and noise robustness of chip-to-chip communication systems. In those vector signaling systems, digital information at the transmitter is transformed into a different representation space in the form of a vector codeword that is chosen in order to optimize the power consumption, pin-efficiency and speed trade-offs based on the transmission channel properties and communication system design constraints. Herein, this process is referred to as “encoding”. The encoded codeword is communicated as a group of signals from the transmitter to one or more receivers. At a receiver, the received signals corresponding to the codeword are transformed back into the original digital information representation space. Herein, this process is referred to as “decoding”.
Regardless of the encoding method used, the received signals presented to the receiving device must be sampled (or their signal value otherwise recorded) at intervals best representing the original transmitted values, regardless of transmission channel delays, interference, and noise. This Clock and Data Recovery (CDR) not only must determine the appropriate sample timing, but must continue to do so continuously, providing dynamic compensation for varying signal propagation conditions.
Many known CDR systems utilize a Phase-Locked Loop (PLL) or Delay-Locked Loop (DLL) to synthesize a local receive clock having an appropriate frequency and phase for accurate receive data sampling.
BRIEF DESCRIPTIONTo reliably detect the data values transmitted over a communications system, a receiver must accurately measure the received signal value amplitudes at carefully selected times. Various methods are known to facilitate such receive measurements, including reception of one or more dedicated clock signals associated with the transmitted data stream, extraction of clock signals embedded within the transmitted data stream, and synthesis of a local receive clock from known attributes of the communicated data stream.
In general, the receiver embodiments of such timing methods are described as Clock-Data Recovery (CDR), often based on Phase-Lock Loop (PLL) or Delay-Locked Loop (DLL) synthesis of a local receive clock having the desired frequency and phase characteristics.
In both PLL and DLL embodiments, a Phase Detector compares the relative phase (and in some variations, the relative frequency) of a received reference signal and a local clock signal to produce an error signal, which is subsequently used to correct the phase and/or frequency of the local clock source and thus minimize the error. As this feedback loop behavior will lead to a given PLL embodiment producing a fixed phase relationship (as examples, 0 degrees or 90 degrees of phase offset) between the reference signal and the local clock, an additional fixed or variable phase adjustment is often introduced to permit the phase offset to be set to a different desired value (as one example, 45 degrees of phase offset) to facilitate receiver data detection.
In some embodiments, the operating range of the local clock source may be sufficiently wide that a phase lock may occur between harmonic multiples of the reference and local clock signals (e.g. the local clock operating spuriously at one half or twice its normal frequency,) especially at system startup. A lock detector is described which may be configured to detect and correct this anomalous behavior.
Phase Locked Loops (PLLs) are well represented in the literature. A typical PLL is composed of a phase detector that compares an external reference signal to an internal clock signal, a low pass filter that smooths the resulting error value to produce a clock control signal, and a variable frequency clock source (typically, a Voltage Controlled Oscillator or VCO) controlled by the smoothed error value, producing the internal clock signal presented to the phase detector. In a well-known variation, such a PLL design may incorporate a clock frequency divider between the VCO and the phase detector, allowing a higher-frequency clock output to be phase locked to a lower-frequency reference signal.
In an alternative embodiment, the variable frequency clock source is replaced by a variable delay element, its (optionally multiple tapped) outputs thus representing one or more successive time-delayed versions of the original input signal rather than successive cycles of an oscillator to be phase compared to the reference input signal. For the purposes of this document, such Delay Locked Loops (DLL) are considered functionally equivalent to a PLL in such an application.
Numerous forms of PLL phase detectors, also known as phase comparators, are known to the art. A popular embodiment is composed of a digital finite state machine with state changes driven by signal edges of the external reference clock and the internal clock signal. Such a state machine can be designed and configured to be sensitive to both phase differences between the two clock signals, and to gross frequency differences between those signals as well. In some embodiments, a state machine phase detector also provides an indication that the PLL has locked. The combination of phase and frequency sensitivity permits such a detector to accelerate the initial acquisition of PLL lock, e.g. at system startup, where the two clock signals may have significant frequency differences.
An edge-clocked D flip-flop may be used as a digital phase comparator, producing a “1” output if a first clock signal presented at the D input has already transitioned when a second clock signal used as the flip-flop clock transitions, and produces an “0” output if the first clock signal has not yet transitioned. Such “bang-bang” phase detector behavior (i.e. either fully on or fully off) may require significant smoothing by the PLL loop filter to maintain loop stability.
A simple XOR gate is also commonly used as a phase comparator in PLL embodiments in which its simple, low-latency design leads to advantageous high loop bandwidth. Unlike the previous example, the digital waveform produced by XORing, for example, a first and a second square wave clock signal smoothly varies its duty cycle with phase differences between the clocks.
However, any such detector sensitive only to phase may erroneously drive the VCO in the wrong direction when there is significant frequency difference between the first and second clocks, such as at system startup, before ultimately capturing a phase relationship leading to PLL lock. In embodiments utilizing a VCO covering a broad frequency range, a phase-only detector may also allow the PLL to erroneously lock with the VCO operating at a multiple or fraction of the correct frequency. Such anomalous or pseudo-lock conditions may be avoided by use of a phase and frequency comparator as known in the art, such as the earlier example based on a finite state machine.
Unless otherwise specified within this document, a phase locked loop may be composed of any known embodiment of a phase detector, voltage controlled oscillator, and loop filter, without limitation.
Receiver Clock RecoveryOne data receiver embodiment
In one embodiment, a ring oscillator composed of a sequence of identical digital logic elements such as gates, inverters, or buffers in a closed loop is used as the internal Voltage Controlled Oscillator (VCO) timing source for the PLL. The ring oscillator frequency is varied by analog adjustment of at least one of: gate propagation delay, inter-gate rise and fall time, and gate switching threshold within the ring oscillator. In some embodiments, this is implemented via switched capacitor banks, where a digital control signal is applied to selectively place capacitive elements in parallel and/or series combinations to alter an RC time constant, as one non-limiting example. In further embodiments, one or more current sources within ring oscillator elements may be increased or decreased to alter that element's switching threshold and/or output rise-time/fall-time, and thereby adjust its effective delay.
In some embodiments, outputs are taken at equal intervals (i.e. separated by equal numbers of ring oscillator gates) along the sequence of gates comprising the ring oscillator to provide multiple clock phases, as identified here as VCO(0), VCO(2), VCO(4), and VCO(6) clocks. Some embodiments may also incorporate a phase interpolator 360 which, under control of Clock/Data phase control logic 370, can be configured to incrementally offset the fixed phase relationship obtained under lock conditions so as to align the resulting clock phases with desirable data sampling intervals. In some embodiments, it is desired that the VCO operate at a multiple of the received reference clock frequency, thus Frequency Divider 350 divides the VCO outputs by a comparable amount prior to the Phase Detector. As non-limiting examples, in one embodiment binary (factor of two) dividers are used at 350 to obtain the correct sampling clock rate, while in another embodiment no divider is required and the VCO outputs are used directly.
Adjustable ring oscillator VCOs are capable of a very wide operating range, in one embodiment demonstrating controlled oscillation over considerably more than a 4:1 frequency range, potentially allowing the PLL to erroneously lock at one-half the desired clock rate or at twice the desired clock rate. Combining the ring oscillator VCO with a phase- and frequency-detector such as the previously described State Machine phase detector to control startup frequency was contra-indicated in this embodiment, however, as that form of phase comparator could not provide sufficient PLL bandwidth during lock to meet phase jitter specifications.
Frequency Lock AssistA new embodiment composed of the phase detector, error accumulator, and VCO elements of
Also without implying limitation, an XOR gate phase detector producing a current output is illustrated at 320. Its simple design and low latency enables high PLL bandwidth and low jitter, but its lack of frequency discrimination introduces the risk of anomalous or pseudo-locked operation at system startup. To avoid such undesirable operation an additional source of VCO control, Frequency Lock Assist 400, is utilized to force the VCO into an operational range within which the normal phase comparator will correctly operate. The Frequency Lock Assist may also be configured to provide a useful PLL lock indication, independent of the type of phase detector used.
In the embodiment of
One embodiment of Frequency Lock Assist 400 is shown in detail in
Referring back to
Further, it should be noted that in the examples described above, the maximum frequency that VCO could start is 2*CKREF (12.5 GHz in the specific example described above), as shown by the scenario of
It should be noted that the above numerical examples are provided purely for example, and should not be considered in any way as limiting the scope of described embodiments.
In some embodiments, an apparatus includes a VCO 340 configured to provide a plurality of phases VCO(N) of a local clock signal. A phase comparator 320 is configured to receive a phase VCO(i) of the local clock signal and a reference clock signal CKREF, and configured to output a phase-error signal. An FLA circuit 400 is configured to receive one or more phases VCO(N) of the local clock signal and the reference clock signal, and to generate an FLA signal indicative of a magnitude of a frequency error between the reference clock signal CKREF and the local clock signal. The apparatus further includes an error accumulator circuit 430 configured to receive the phase-error signal and the FLA signal, and to responsively provide to the VCO 340 a VCO control signal to lock the local clock signal to the reference clock signal.
In some embodiments, the error accumulator circuit 430 is a loop filter. In some embodiments, the phase-error signal is received at a second-order input of the loop filter and wherein the FLA signal is received at a first-order input of the loop filter. In some embodiments, the loop filter is a resistor-capacitor (RC) filter, and the second-order input is at a resistive input of the RC filter and the first-order input is at a capacitive input of the RC filter.
In some embodiments, the FLA signal is configured to set the VCO 340 in a frequency-lock condition, and subsequently the phase-error signal sets the VCO 340 in a frequency and phase-locked condition.
In some embodiments, the VCO 340 comprises a delay-control transistor, and the VCO control signal sets an operating voltage for the delay-control transistor. In some embodiments, the delay-control transistor adjusts delay characteristics of delay elements in the VCO 340. In some embodiments, the delay-control transistor is configured to adjust an RC time-constant of at least one delay element. In some embodiments, the delay-control transistor is configured to adjust a current through the delay elements in the VCO.
In some embodiments, FLA circuit 400 includes a plurality of FLA sub-circuits, each FLA sub-circuit configured to receive (i) a respective phase of the plurality of phases of the local clock signal and (ii) the reference clock signal, and to output a partial FLA signal, and a summation unit configured to receive each partial FLA signal and to generate the FLA signal.
In some embodiments, each partial FLA signal is a current signal and the summation unit performs an analog summation at a common node connected to all of the FLA partial signals. In some embodiments, the FLA circuit comprises 8 FLA sub-circuits, and the FLA signal has a range of values from −8 to +8.
In some embodiments, each FLA sub-circuit is a first order sub-circuit, each sub-circuit includes a first and a second D Flip-Flop arranged in a shift register configuration, the first and second D Flip-Flops configured to latch values of the respective phase of the local clock signal according to adjacent edges the reference clock signal, and an XOR connected to the output of each D Flip-Flop, the XOR configured to receive the latched values and to generate the partial FLA signal. An example of such an FLA sub-circuit is shown in
In some embodiments, each FLA sub-circuit is a second order circuit , each sub-circuit including three D Flip-Flops arranged in a shift register configuration, a first and third D Flip-Flop configured to latch values of the respective phase of the local clock signal according to edges of the reference clock signal that are separated by a unit interval, and an XOR connected to the first and the third D Flip-Flop, the XOR configured to receive the latched values and to generate the partial FLA signal. An example of such an FLA sub-circuit is shown in
It should be noted that embodiments described above compute 1−z−1 based on the reference clock rate, comparing it to the VCO clock rate divided by four. However, in the particular example of the communications system of
Assuming that the maximum VCO frequency that may transiently occur at startup (2*CKREF) results in each of VCO(N)/4 in
If the operational frequency range of the VCO is even wider, a Frequency Lock Assist circuit utilizing 1−Z−2 terms or even higher order terms may be used. As shown as 730 in
In some embodiments, the error accumulator circuit is a loop filter. In some embodiments, the method further includes receiving the phase-error signal at a second-order input of the loop filter and receiving the FLA signal at a first-order input of the loop filter.
In some embodiments, the loop filter is a resistor-capacitor (RC) filter, the second-order input is at a resistive input of the RC filter and the first-order input is at a capacitive input of the RC filter.
In some embodiments, the FLA signal sets the VCO in a frequency-lock condition, and subsequently the phase-error signal sets the VCO in a frequency and phase-locked condition.
In some embodiments, the VCO control signal sets an operating voltage for a delay-control transistor in the VCO. In some embodiments, the method further includes adjusting the delay-control transistor to delay characteristics of delay elements in the VCO. In some embodiments, the method further includes adjusting an RC time-constant of at least one delay element in the VCO. In some embodiments, the method further includes adjusting current through at least one delay element in the VCO.
In some embodiments, the method 1200 further includes receiving, at a FLA sub-circuit of a plurality of FLA sub-circuits, a respective phase of the plurality of phases of the local clock signal and the reference clock signal, and responsively forming a partial FLA signal, and generating the FLA signal by summing the partial FLA signal from each FLA sub-circuit using a summation unit.
In some embodiments, each FLA sub-circuit is a first order sub-circuit, and generating each partial FLA circuit includes latching values of the respective phase of the local clock signal according to adjacent edges the reference clock signal and generating the partial FLA signal based on the latched values.
In some embodiments, each FLA sub-circuit is a second order circuit, and generating each partial FLA circuit includes latching values of the respective phase of the local clock signal according to edges of the reference clock signal that are separated by a unit interval and generating the partial FLA signal based on the latched values.
In some embodiments, each partial FLA signal is a current signal and wherein generating the FLA signal includes performing an analog summation at a common node connected to all of the FLA partial signals. In some embodiments, the FLA circuit comprises 8 FLA sub-circuits as shown in
Claims
1. An apparatus comprising:
- a voltage-controlled oscillator (VCO) configured to provide a plurality of phases of a local clock signal;
- a phase comparator configured to receive a phase of the local clock signal and a reference clock signal, and configured to output a phase-error signal;
- a frequency-lock assist (FLA) circuit configured to receive one or more phases of the local clock signal and the reference clock signal, and configured to generate an FLA signal indicative of a magnitude of a frequency error between the reference clock signal and the local clock signal; and
- an error accumulator circuit configured to receive the phase-error signal and the FLA signal, and to responsively provide to the VCO a VCO control signal to lock the local clock signal to the reference clock signal.
2. The apparatus of claim 1, wherein the error accumulator circuit is a loop filter.
3. The apparatus of claim 2, wherein the phase-error signal is received at a second-order input of the loop filter and wherein the FLA signal is received at a first-order input of the loop filter.
4. The apparatus of claim 3, wherein the loop filter is a resistor-capacitor (RC) filter, and wherein the second-order input is at a resistive input of the RC filter and the first-order input is at a capacitive input of the RC filter.
5. The apparatus of claim 1, wherein the FLA signal is configured to set the VCO in a frequency-lock condition, and subsequently the phase-error signal sets the VCO in a frequency and phase-locked condition.
6. The apparatus of claim 1, wherein the VCO comprises a delay-control transistor, and wherein the VCO control signal sets an operating voltage for the delay-control transistor.
7. The apparatus of claim 6, wherein the delay-control transistor adjusts delay characteristics of delay elements in the VCO.
8. The apparatus of claim 7, wherein the delay-control transistor is configured to adjust an RC time-constant of at least one delay element.
9. The apparatus of claim 7, wherein the delay-control transistor is configured to adjust a current through the delay elements in the VCO.
10. The apparatus of claim 1, wherein the FLA circuit comprises:
- a plurality of FLA sub-circuits, each FLA sub-circuit configured to receive (i) a respective phase of the plurality of phases of the local clock signal and (ii) the reference clock signal, and to output a partial FLA signal; and
- a summation unit configured to receive each partial FLA signal and to generate the FLA signal.
11. The apparatus of claim 10, wherein each FLA sub-circuit is a first order sub-circuit, each sub-circuit comprising:
- a first and a second D Flip-Flop arranged in a shift register configuration, the first and second D Flip-Flops configured to latch values of the respective phase of the local clock signal according to adjacent edges the reference clock signal; and
- an XOR connected to the output of each D Flip-Flop, the XOR configured to receive the latched values and to generate the partial FLA signal.
12. The apparatus of claim 10, wherein each FLA sub-circuit is a second order circuit, each sub-circuit comprising:
- three D Flip-Flops arranged in a shift register configuration, a first and third D Flip-Flop configured to latch values of the respective phase of the local clock signal according to edges of the reference clock signal that are separated by a unit interval; and
- an XOR connected to the first and the third D Flip-Flop, the XOR configured to receive the latched values and to generate the partial FLA signal.
13. The apparatus of claim 10, wherein each partial FLA signal is a current signal and wherein the summation unit performs an analog summation at a common node connected to all of the FLA partial signals.
14. The apparatus of claim 10, wherein the FLA circuit comprises 8 FLA sub-circuits, and the FLA signal has a range of values from −8 to +8.
15. A method comprising:
- generating, using a voltage-controlled oscillator (VCO), a plurality of phases of a local clock signal;
- generating a phase-error signal using a phase comparator receive a phase of the local clock signal and a reference clock signal, and configured to output the phase-error signal;
- generating a frequency-lock assist (FLA) signal using a FLA circuit receiving one or more phases of the local clock signal and the reference clock signal, the FLA signal indicative of a magnitude of a frequency error between the reference clock signal and the local clock signal; and
- generating a VCO control signal using an error accumulator circuit receiving the phase-error signal and the FLA signal, and responsively providing the VCO control signal to the VCO to lock the local clock signal to the reference clock signal.
16. The method of claim 15, wherein the error accumulator circuit is a loop filter.
17. The method of claim 16, further comprising receiving the phase-error signal at a second-order input of the loop filter and receiving the FLA signal at a first-order input of the loop filter.
18. The method of claim 17, wherein the loop filter is a resistor-capacitor (RC) filter, and wherein the second-order input is at a resistive input of the RC filter and the first-order input is at a capacitive input of the RC filter.
19. The method of claim 15, wherein the FLA signal sets the VCO in a frequency-lock condition, and subsequently the phase-error signal sets the VCO in a frequency and phase-locked condition.
20. The method of claim 15, wherein the VCO control signal sets an operating voltage for a delay-control transistor in the VCO.
21. The method of claim 20, further comprising adjusting the delay-control transistor to delay characteristics of delay elements in the VCO.
22. The method of claim 21, further comprising adjusting an RC time-constant of at least one delay element in the VCO.
23. The method of claim 21, further comprising adjusting current through at least one delay element in the VCO.
24. The method of claim 15, further comprising:
- receiving, at a FLA sub-circuit of a plurality of FLA sub-circuits, a respective phase of the plurality of phases of the local clock signal and the reference clock signal, and responsively forming a partial FLA signal; and
- generating the FLA signal by summing the partial FLA signal from each FLA sub-circuit using a summation unit.
25. The method of claim 24, wherein each FLA sub-circuit is a first order sub-circuit, and generating each partial FLA circuit comprises:
- latching values of the respective phase of the local clock signal according to adjacent edges the reference clock signal; and
- generating the partial FLA signal based on the latched values.
26. The method of claim 24, wherein each FLA sub-circuit is a second order circuit, and generating each partial FLA circuit comprises:
- latching values of the respective phase of the local clock signal according to edges of the reference clock signal that are separated by a unit interval; and
- generating the partial FLA signal based on the latched values.
27. The method of claim 24, wherein each partial FLA signal is a current signal and wherein generating the FLA signal comprises performing an analog summation at a common node connected to all of the FLA partial signals.
28. The method of claim 24, wherein the FLA circuit comprises 8 FLA sub-circuits, and the FLA signal has a range of values from -8 to +8.
Type: Application
Filed: Aug 31, 2016
Publication Date: Mar 1, 2018
Inventor: Armin Tajalli (Chavannes pres Renens)
Application Number: 15/253,486