Embedded Flash Memory Device with Floating Gate Embedded in a Substrate
An embedded flash memory device includes a gate stack, which includes a bottom dielectric layer extending into a recess in a semiconductor substrate, and a charge storage layer over the bottom dielectric layer. The charge storage layer includes a portion in the recess. The gate stack further includes a top dielectric layer over the charge storage layer, and a metal gate over the top dielectric layer. Source and drain regions are in the semiconductor substrate, and are on opposite sides of the gate stack.
This application is a continuation of U.S. patent application Ser. No. 14/980,147, entitled “Embedded Flash Memory Device with Floating Gate Embedded in a Substrate,” filed on Dec. 28, 2015, which application is a divisional of and claims priority to Ser. No. 13/924,331, filed on Jun. 21, 2013, now U.S. Pat. No. 9,230,977, and entitled “An Embedded Flash Memory Device with Floating Gate Embedded in a Substrate,” which applications is incorporated herein by reference.
BACKGROUNDFlash memories, which use dielectric trapping layers or floating layers to store charges, are often used in System-On-Chip (SOC) technology, and are formed on the same chip along with other integrated circuits. For example, High-Voltage (HV) circuits, Input/output (IO) circuits, core circuits, and Static Random Access Memory (SRAM) circuits are often integrated on the same chip as the flash memories. The respective flash memories are often referred to as embedded memories since they are embedded in the chip on which other circuits are formed, as compared to the flash memories formed on chips that do not have other circuits. Flash memories have structures different from HV circuit devices, IO circuit devices, core circuit devices, and SRAM circuit devices. Therefore, the embedding of memory devices with other types of devices faces challenges when the technology evolves.
For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
An embedded memory device and the methods of forming the same are provided in accordance with various exemplary embodiments. The intermediate stages of forming the embedded memory device are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
Referring to
Semiconductor substrate 20 includes portions in regions 100, 200, 300, and 400. In accordance with some embodiments, regions 100, 200, 300, and 400 include an embedded flash memory region, a High-Voltage (HV) region, an Input/output (IO) region, and a Static Random Access Memory (SRAM) region/general logic device region, respectively. Embedded flash memory region 100 is used for forming embedded flash memory cells (such as 156 in
Referring to
As shown in
Referring to
Next, referring to
Referring to
In accordance with some embodiments, HV dielectric layer 26 is formed using thermal oxidation by oxidizing substrate 20. Accordingly, HV dielectric layer 26 is formed in regions 200, 300, and 400, and not in region 100. In alternative embodiments, HV dielectric layer 26 is formed using a Chemical Vapor Deposition (CVD) method such as Plasma Enhance CVD (PECVD), Low Pressure CVD (LPCVD), Atomic Layer Deposition (ALD), or the like. In these embodiments, HV dielectric layer 26 may comprise silicon oxide, silicon oxynitride, or the like. The dielectric constant of the HV dielectric layer 26 and dielectric layer 28 may be about 3.8 in some embodiments.
As shown in
Referring to
Referring to
Over high-k dielectric layer 34, capping layer 36 may be formed. In some embodiments, capping layer 36 comprises titanium nitride (TiN). In alternative embodiments, the exemplary materials of capping layer 36 include tantalum-containing materials and/or titanium-containing materials such as TaC, TaN, TaA1N, TaSiN, and combinations thereof. Dummy gate layer 38 is then formed over capping layer 36.
Next, referring to
Referring to
In subsequent steps, contact openings (not shown) are formed in ILD 46, exposing underlying source/drain regions 44. Source/drain silicides and sourced/drain contact plugs (not shown) may be formed to electrically couple to source/drain regions 44. The formation of memory device 156, HV transistor 256, IO transistor 356, and core/SRAM transistor 456 is thus finished.
In memory region 100, there may be a plurality of memory devices having the same structure, for example, the structure of memory device 156 in
In subsequent steps in accordance with these embodiments, the process steps shown in
In accordance with alternative embodiments, instead of forming discrete recesses in order to place charge storage layers, the portions of semiconductor substrate between recesses 4, which are used for forming charge storage layers 10 in, are also etched. Hence, the entirety of the substrate 20 in device region 100, at which a memory array is to be formed, is recessed.
In subsequent steps in accordance with these embodiments, the process steps shown in
In accordance with the embodiments of the present disclosure, in the embedded flash memory 156 (
In addition, high-k dielectric layer 34 is formed over the top dielectric layer 12 to form the blocking layer of the resulting embedded flash memory 156. With the dual layer structure of the blocking layer, the thickness of the high-k dielectric and the top dielectric layer may be reduced without sacrificing the charge retention ability of the memory devices. On the other hand, with the formation of the metal gates in the memory device 156, the mismatch between the threshold voltages of different embedded flash memory devices is reduced. This is advantageous for the formation of flash memory devices having different threshold voltage levels. With small mismatch, different levels of threshold voltages may be clearly distinguished from each other.
In accordance with some embodiments, an embedded flash memory device includes a gate stack, which includes a bottom dielectric layer extending into a recess in a semiconductor substrate, and a charge storage layer over the bottom dielectric layer. The charge storage layer includes a portion in the recess. The gate stack further includes a top dielectric layer over the charge storage layer, and a metal gate over the top dielectric layer. Source and drain regions are in the semiconductor substrate, and are on opposite sides of the gate stack.
In accordance with other embodiments, a gate stack of an embedded flash memory device includes a bottom silicon oxide layer extending on sidewalls and a bottom of a recess in the semiconductor substrate, and a charge storage layer over the bottom silicon oxide layer. A majority of the charge storage layer is embedded in the recess. The gate stack further includes a top oxide layer over the charge storage layer, a high-k dielectric layer over and contacting the top oxide layer, a metal capping layer over and contacting the high-k dielectric layer, and a metal gate over the high-k dielectric layer.
In accordance with yet other embodiments, a method includes recessing a semiconductor substrate to form a recess in a device region of the semiconductor substrate, forming a bottom dielectric layer, wherein the bottom dielectric layer extends on sidewalls and a bottom surface of the recess, forming a charge storage layer over the bottom dielectric layer, wherein a portion of the charge storage layer is in the recess, forming a top dielectric layer over the charge storage layer, forming a metal gate over the top dielectric layer, and forming source and drain regions in the semiconductor substrate and on opposite sides of the charge storage layer.
Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.
Claims
1. A method comprising:
- recessing a semiconductor portion of a semiconductor substrate to form a recess in an entirety of a first memory array region of the semiconductor substrate, the semiconductor substrate having an upper surface in a non-recessed region of the semiconductor substrate, wherein a bottom surface of the recess is a surface of the semiconductor substrate;
- depositing a bottom dielectric layer on the bottom surface of the recess;
- forming a charge storage layer over the bottom dielectric layer, wherein a portion of the charge storage layer is in the recess;
- planarizing the charge storage layer and the bottom dielectric layer;
- forming a top dielectric layer over the charge storage layer, the top dielectric layer being above the upper surface of the semiconductor substrate;
- forming a metal gate over the top dielectric layer; and
- forming a source region and a drain region in the bottom surface of the recess in the semiconductor substrate and on opposite sides of the charge storage layer to form a memory device, wherein an array of memory devices is formed in the first memory array region when the memory device is formed.
2. The method of claim 1, wherein the top dielectric layer is a composite layer comprising a first silicon oxide layer, a silicon nitride layer, and a second silicon oxide layer.
3. The method of claim 1, further comprising:
- forming a gate spacer contacting both the charge storage layer and the metal gate, wherein the gate spacer comprises a portion extending into the recess.
4. The method of claim 1, further comprising forming an inter-layer dielectric extending into the recess.
5. The method of claim 1, further comprising forming a gate spacer, wherein the gate spacer contacts the charge storage layer and the bottom dielectric layer.
6. The method of claim 1, wherein an entirety of a topmost surface of the top dielectric layer is above the top surface of the semiconductor substrate.
7. The method of claim 1, further comprising:
- before forming the metal gate, forming a dummy gate layer over the top dielectric layer.
8. The method of claim 7, further comprising after forming the dummy gate layer:
- forming a gate spacer; and
- removing the dummy gate layer.
9. A method comprising:
- etching a semiconductor substrate to form a recess extending into the semiconductor substrate; and
- forming an embedded flash memory device comprising: forming a bottom dielectric layer comprising: a first horizontal portion over a top surface of the semiconductor substrate; a second horizontal portion in the recess; and a vertical portion connecting the first horizontal portion with the second horizontal portion; forming a charge storage layer over the bottom dielectric layer, with a portion of the charge storage layer in the recess; performing a planarization to level a top surface of the charge storage layer with a top surface of the bottom dielectric layer; forming a top dielectric layer over the charge storage layer; forming a metal gate over the top dielectric layer; patterning to remove the first horizontal portion of the bottom dielectric layer; and forming a source region and a drain region in the semiconductor substrate and on opposite sides of the charge storage layer.
10. The method of claim 9, wherein the source region and the drain region are isolated from each other by a channel of the embedded flash memory device, and the source region and the drain region extend from a bottom surface of the recessed semiconductor substrate into the semiconductor substrate.
11. The method of claim 9 further comprising:
- after forming the metal gate, forming a gate spacer, the gate spacer comprising a first edge contacting the bottom dielectric layer and the charge storage layer.
12. The method of claim 11, wherein the first edge of the gate spacer further contacts the top dielectric layer and the metal gate.
13. The method of claim 9, wherein the embedded flash memory device is comprised in a memory array comprising a plurality of embedded flash memory devices, and wherein an intermediate portion of the semiconductor substrate between two neighboring ones of the plurality of embedded flash memory devices remains after the recess is formed.
14. The method of claim 9, wherein the embedded flash memory device is comprised in a memory array comprising a plurality of embedded flash memory devices, and wherein an intermediate portion of the semiconductor substrate between two neighboring ones of the plurality of embedded flash memory devices is part of the recessed semiconductor substrate.
15. The method of claim 9, wherein the patterning to remove the first horizontal portion of the bottom dielectric layer further comprises removing the vertical portion of the bottom dielectric layer.
16. A method comprising:
- etching a recess into a semiconductor substrate;
- blanket depositing a bottom dielectric layer, the bottom dielectric layer comprising: a first horizontal portion of the bottom dielectric layer in the recess; a second horizontal portion of the bottom dielectric layer over a non-recessed portion of the semiconductor substrate; and a vertical portion of the bottom dielectric layer connecting the first horizontal portion with the second horizontal portion;
- forming a charge storage layer over the bottom dielectric layer, wherein a first portion of the charge storage layer is in the recess and a second portion of the charge storage layer is over the non-recessed portion of the semiconductor substrate;
- forming a top dielectric layer over the charge storage layer; and
- patterning the charge storage layer and the bottom dielectric layer to form a plurality of charge storage layers and a plurality of bottom dielectric layers for a plurality of embedded memory devices, the patterning removing the vertical portion of the bottom dielectric layer.
17. The method of claim 16, further comprising forming other semiconductor devices in a non-recessed device region, the non-recessed device region being located on the non-recessed portion of the semiconductor substrate.
18. The method of claim 16, further comprising:
- before patterning the charge storage layer and the bottom dielectric layer, forming a dummy gate layer over the top dielectric layer.
19. The method of claim 18, further comprising, after patterning the charge storage layer and the bottom dielectric layer:
- removing the dummy gate layer; and
- forming a metal gate over the top dielectric layer.
20. The method of claim 19, wherein the top dielectric layer is a composite layer comprising a silicon oxide layer and a silicon nitride layer.
Type: Application
Filed: Dec 21, 2018
Publication Date: May 16, 2019
Inventors: Wei Cheng Wu (Zhubei City), HARRY-HAK-LAY CHUANG (Singapore)
Application Number: 16/231,066