INTEGRATED CHIP SCALE PACKAGES
Chip scale package such as a chip scale package having a chip integrated therein to provide an integrated chip scale package.
The present invention relates generally to a chip scale package and more particularly but not exclusively to a chip scale package having a chip integrated therein to provide an integrated chip scale package.
BACKGROUND OF THE INVENTIONCurrent industry approaches to packaging integrated circuits have key deficiencies: first, the packaging approaches currently available are not able to produce passive circuits such as combiners or filters with performance suitable for modern communication systems; and second, these packaging processes result in significant size growth of the chips in all three dimensions. In a typical package, it is necessary for the package to have at least a 1 mm region around the chip in the planar dimensions. In addition, packages with a physical height less than 0.5 mm are difficult to achieve, particularly for parts that require an air cavity above the chip. As a result a semiconductor chip that is 1×1.5 mm in the planar direction and 0.1 mm thick will grow to a packaged part that is at least 3×3.5×0.5 mm, a volume increase of 35× from the bare chip to the packaged chip. This volume can be a key driver in systems such as phased arrays. For example, a 30 GHz phased array with half wavelength element pitch provides a total area of 5×5 mm for each element. While the third axis out of the 5×5 mm plane is not confined, fitting all required parts into the element pitch is a key driver for being able to use a tile based approach in implementing the array. The new approach detailed in the present disclosure solves both of these problems, while also providing improved input/output insertion loss and superior ability to stack packaged parts in the vertical axis.
SUMMARY OF THE INVENTIONIn one of its aspects the present invention may provide a packaging approach for enclosing an integrated circuit chip and/or other electronic/Poly Strata® components inside of a package carrier formed by PolyStrata® additive sequential layer build technology. As used herein the examples of the PolyStrata® additive sequential layer build technology by Nuvotronics, Inc. may be found in U.S. Pat. Nos. 7,012,489, 7,148,772, 7,405,638, 7,948,335, 7,649,432, 7,656,256, 8,031,037, 7,755,174, and 7,898,356, the contents of which patents are incorporated herein by reference. The PolyStrata® build technology may be of interest in that it enables a chip to be protected per industry best practices, while also minimizing the size and overhead resulting from more traditional packaging of integrated circuit chips. By directly packaging the chip in a PolyStrata® fabricated carrier, it is possible to create larger integrated modules or systems that contain one or more heterogeneous integrated circuits. The approach detailed here offers physically small package overhead, exceptional performance up to millimeter wave frequencies, and tight coupling between integrated circuits and high performance microwave/millimeter wave passive circuits fabricated using PolyStrata® sequential layer build technology. The PolyStrata® build technology also offers a higher level of performance for transmission lines, filters, couplers, and combiners than either ceramic or soft-board technologies.
In some of its aspects the present invention may address several key challenges and provide a number of advantages. For instance, the present invention may provide higher frequency RF performance, simplified packaging hermeticity, and improved packaging density, such as for wideband and/or millimeter wave phased arrays. For example, a 30 Ghz phased array has an array pitch less than 5 mm, which generally necessitates the use of a slat architecture due to the sizing required for the chip package. Further, when integrated into an active PolyStrata® module (APM), it is possible to connect parts together both vertically and horizontally. As a result, devices and structures of the present invention may leverage a small scale packaging advantage of PolyStrata® sequential layer build technology to create direct high frequency coupling between devices internal to the package with a standard JEDEC external packaging interconnection. This enables high performance coupling to other types of host level packaging. RF interconnects up to 100 GHz with very low insertion loss (less than 0.1 dB) and excellent match (RL better than 20 dB) be designed for most standard interconnects. Full or partial array interconnection which increases package density, shorter RF and DC paths, and higher frequency performance may be provided.
Accordingly, in one of its aspects the present invention may provide a chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body. The continuous stack may include metal. The carrier may include at a selected surface thereof a passageway extending between the exterior and interior of the carrier. The passageway may include a conductive stub extending therethrough, with the stub suspended in the passageway by a dielectric support. The stub and support may cooperate to create a hermetic, or at least partially hermetic, seal at the passageway between the exterior and interior of the carrier. The conductive stub may include a plurality of sequential layers stacked together as a continuous stack. The dielectric support may include a first portion embedded in the conductive stub, and/or may include a second portion embedded in the carrier at the passageway. The dielectric support may include an annular disk and have a shape such as a washer. An electronic chip and/or die may be disposed in the carrier and be electrically connected to the stub. The electronic chip and/or die may be electrically connected to the stub by a wirebond, a solder bump, conductive epoxy, or by other traditional electronic assembly means.
In addition, the chip scale package may include a coaxial connector mounted thereto, and the coaxial connector may include a center conductor electrically connected to the conductive stub and an outer conductor electrically connected to the carrier body. The chip scale package may include a plurality of passageways extending between the exterior and interior of the carrier, the passageways each having a respective conductive stub extending therethrough, each stub suspended in the respective passageway by a dielectric support, each stub and respective support cooperating to create a hermetic seal at the respective passageway between the exterior and interior of the carrier.
The foregoing summary and the following detailed description of exemplary embodiments of the present invention may be further understood when read in conjunction with the appended drawings, in which:
Referring now to the figures, wherein like elements are numbered alike throughout,
The dielectric material 120 may be provided in the form of an annular disk, such as in the shape of a washer, where the outer periphery of the dielectric material 120 may be embedded in the carrier 110 and the inner portion of the dielectric material 120 may be embedded in the conductive stubs 130. Thus, the dielectric materials 120 may be structured and positioned to provide a hermetic seal about the conductive stubs 130, in turn hermetically sealing the apertures 112. With the addition of a lid 160 to the carrier 110, a hermetically sealed integrated chip scale package 100 may be provided.
The chip 140 may electrically communicate with the conductive stubs 130 via one or more wirebonds 152 which may be electrically connected to a microstrip line 150 of the chip 140,
The chip 140 may be adhered to the carrier 110 via a solder or epoxy 142, and the carrier 110 may serve as a ground,
One advantage to the approach of the present invention is that the conductive stubs 130, 230 can directly transition into rectangular (or other shaped) coaxial transmission lines, and microwave circuits including couplers, combiners, and filters, fabricated by PolyStrata® sequential layer build technology. An example of this is provided in
Once the package 100 has been fabricated and tested, it can be integrated with other components using several techniques. For instance, the package 100 can be directly connectorized using standard RF and DC connectors. These standard connectors can be edge launch or normal launch. However, more compacted methods for assembling multiple packages 100 together may include vertical and planar epoxy connections that can be made directly to printed circuit boards, to additional packages 100, or to other Poly Strata® sequential layer build technology boards.
These and other advantages of the present invention will be apparent to those skilled in the art from the foregoing specification. Accordingly, it will be recognized by those skilled in the art that changes or modifications may be made to the above-described embodiments without departing from the broad inventive concepts of the invention. It should therefore be understood that this invention is not limited to the particular embodiments described herein, but is intended to include all changes and modifications that are within the scope and spirit of the invention as set forth in the claims.
Claims
1. A chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create an at least partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the conductive stub comprises a plurality of sequential layers stacked together as a continuous stack.
2. (canceled)
3. A chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create an at least partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the dielectric support comprises a first portion embedded in the conductive stub.
4. The chip scale package according to claim 1, wherein the dielectric support comprises a second portion embedded in the carrier at the passageway.
5. The chip scale package according to claim 1, wherein the dielectric support comprises an annular disk.
6. The chip scale package according to claim 1, comprising an electronic chip disposed therein electrically connected to the stub.
7. The chip scale package according to claim 1, comprising a chip disposed therein electrically connected to the stub.
8. The chip scale package according to claim 1, comprising an electronic chip disposed therein electrically connected to the stub by a wirebond.
9. The chip scale package according to claim 1, comprising an electronic chip disposed therein electrically connected to the stub by a solder bump.
10. A chip scale package, comprising a carrier composed of a plurality of sequential layers stacked together as a continuous stack to provide a monolithic carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create an at least partially hermetic seal at the passageway between the exterior and interior of the carrier, comprising a coaxial connector mounted thereto, the coaxial connector comprising a center conductor electrically connected to the conductive stub and comprising an outer conductor electrically connected to the carrier body to provide a coaxial to coaxial connection.
11. The chip scale package according to claim 1, wherein the continuous stacks of the carrier and conductive stub comprise metal.
12. The chip scale package according to claim 1, comprising a lid hermetically sealed thereto to hermetically seal the chip in the carrier.
13. The chip scale package according to claim 1, comprising a plurality of passageways extending between the exterior and interior of the carrier, the passageways each having a respective conductive stub extending therethrough, each stub suspended in the respective passageway by a dielectric support, each stub and respective support cooperating to create a hermetic seal at the respective passageway between the exterior and interior of the carrier.
14. The chip scale package according to claim 1, wherein the passageway comprises a plurality of conductive stubs disposed therein, each stub hermetically sealed in the passageway.
15. A method of forming a chip scale package component, comprising:
- depositing a plurality of layers, wherein the layers comprise one or more of a conductive material and a dielectric material, thereby forming a structure comprising: a carrier composed of a plurality of sequential layers of the conductive material stacked together as a continuous stack to provide a monolithic conductive carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create a hermetic or partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the conductive stub comprises a plurality of sequential layers stacked together as a continuous stack.
16. The method according to claim 15, comprising electrically connecting an electronic chip to the stub within the interior of the carrier.
17. The method according to claim 16, comprising hermetically sealing a lid onto the carrier to hermetically seal the chip in the carrier.
18. A method of forming a chip scale package component, comprising:
- depositing a plurality of layers, wherein the layers comprise one or more of a conductive material and a dielectric material, thereby forming a structure comprising: a carrier composed of a plurality of sequential layers of the conductive material stacked together as a continuous stack to provide a monolithic conductive carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create a hermetic or partially hermetic seal at the passageway between the exterior and interior of the carrier, wherein the dielectric support comprises a first portion embedded in the conductive stub.
19. The method according to claim 15, wherein the dielectric support comprises a second portion embedded in the carrier at the passageway.
20. The method according to claim 15, wherein the dielectric support comprises an annular disk.
21. The method according to claim 16, wherein the electronic chip is electrically connected to the stub by a wirebond.
22. The method according to claim 16, wherein the electronic chip is electrically connected to the stub by a solder bump.
23. A method of forming a chip scale package component, comprising:
- depositing a plurality of layers, wherein the layers comprise one or more of a conductive material and a dielectric material, thereby forming a structure comprising: a carrier composed of a plurality of sequential layers of the conductive material stacked together as a continuous stack to provide a monolithic conductive carrier body, the carrier comprising at a selected surface thereof a passageway extending between the exterior and interior of the carrier, the passageway having a conductive stub extending therethrough, the stub suspended in the passageway by a dielectric support, the stub and support cooperating to create a hermetic or partially hermetic seal at the passageway between the exterior and interior of the carrier, comprising mounting a coaxial connector to the carrier, the coaxial connector comprising a center conductor electrically connected to the conductive stub and comprising an outer conductor electrically connected to the carrier body to provide a coaxial to coaxial connection.
24. The method according to claim 15, wherein the continuous stacks of the carrier and conductive stub comprise metal.
25. The method according to claim 15, wherein the carrier comprises a plurality of passageways extending between the exterior and interior of the carrier, the passageways each having a respective conductive stub extending therethrough, each stub suspended in the respective passageway by a dielectric support, each stub and respective support cooperating to create a hermetic seal at the respective passageway between the exterior and interior of the carrier.
26. The method according to claim 15, wherein the passageway comprises a plurality of conductive stubs disposed therein, each stub hermetically sealed in the passageway.
27. (canceled)
Type: Application
Filed: Dec 1, 2017
Publication Date: Jun 6, 2019
Inventor: J. Robert Reid (Billerica, MA)
Application Number: 15/829,288