DISPLAY SYSTEMS WITH NON-DISPLAY AREAS
A representative display system includes: a first substrate defined by an outer periphery and having an edge region; a display area, inward of the edge region, defined by a plurality of sub-pixels; a non-display area positioned inward of the edge region; data lines; and, dummy data lines. The data lines include a first set extending along a first direction from the edge region at a first side to the edge region at a second side of the first substrate; a second set extending along the first direction from the edge region at the first side to a first side of the non-display area; and a third set extending along the first direction from a second side of the non-display area to the edge region at the second side of the first substrate. The dummy data lines extend in the first direction and are interleaved with the data lines, with at least some of the dummy data lines configured to route signals from the second set to corresponding data lines of the third set.
The disclosure generally relates to displays.
Description of the Related ArtVarious display technologies (e.g., liquid crystal displays (LCDs)) are widely used in displays for electronic devices, such as laptops, smart phones, digital cameras, billboard-type displays, and high-definition televisions. In addition, other display technologies, such as organic light-emitting diodes (OLEDs) and electronic paper displays (EPDs), are gaining in public attention.
LCD panels may be configured as disclosed, for example, in Wu et al., U.S. Pat. No. 6,956,631, which is assigned to AU Optronics Corp., the parent company of the assignee of the current application, and hereby incorporated by reference in its entirety. As disclosed in Wu et al.
Still, the structure of TFTs in displays may be various. For instance, The TFTs, gate and data lines, and pixel electrodes may be formed in a multilayer structure such as that shown in
Additional techniques for forming TFTs are disclosed in Chen, U.S. Pat. No. 7,652,285, which is assigned to AU Optronics Corp., the parent company of the assignee of the current application, and hereby incorporated by reference in its entirety. As disclosed in Chen, to form the channel of the TFT, the second metal layer is etched in order to open a portion of the second metal layer over the gate electrode and to separate the source region and drain region. This etching can be performed in multiple ways, including the back-channel etching process disclosed for example in Chen
As explained in Sawasaki et al., U.S. Pat. No. 7,557,895, which is assigned to AU Optronics Corp., the parent company of the assignee of the current application, and hereby incorporated by reference in its entirety, the thickness of the liquid crystal layer typically must be uniformly controlled, in order to avoid unevenness in brightness across the LCD panel. As disclosed in Sawasaki et al., the required uniformity may be achieved by disposing a plurality of pillar spacers between the TFT substrate and the color filter substrate. As further disclosed in Sawasaki et al., the pillar spacers may be formed with different heights, such that some spacers have a height that is greater than the gap between the substrates and other spacers have a height that is less than the gap between the substrates. This configuration may permit the spacing between the substrates to vary with temperature changes but also prevent excessive deformation when forces are applied to the panel.
Sawasaki et al. further discloses a method for assembling the substrates with the liquid crystal material between them. This method comprises steps of preparing the two substrates, coating a sealing material on the circumference of the outer periphery of one of the pair of substrates, dropping an appropriate volume of liquid crystal on one of the pair of substrates, and filling in the liquid crystal between the pair of substrates by attaching the pair of substrates in a vacuum followed by returning the attached pair of substrates to atmospheric pressure .
In LCD panels, the semiconductor material making up the TFT channel may be amorphous silicon. However, as disclosed in Chen, U.S. Pat. No. 6,818,967, which is assigned to AU Optronics Corp., the parent company of the assignee of the current application, and hereby incorporated by reference in its entirety, poly-silicon channel TFTs offer advantages over amorphous silicon TFTs, including lower power and greater electron migration rates. Poly-silicon may be formed by converting amorphous silicon to poly-silicon via a laser crystallization or laser annealing technique. Use of the laser permits fabrication to occur at temperatures below 600° C., and the fabricating technique is thus called low temperature poly-silicon (LTPS). As disclosed in Chen, the re-crystallization process of LTPS results in the formation of mounds on the surface of the poly-silicon layer, and these mounds impact the current characteristics of the LTPS TFT. Chen discloses a method to reduce the size of the LTPS surface mounds, by performing a first anneal treatment, then performing a surface etching treatment, for example using a solution of hydrofluoric acid, and then performing a second anneal treatment. The resulting LTPS surface has mounds with a height/width ratio of less than 0.2. A gate isolation layer, gate, dielectric layer, and source and drain metal layers can then be deposited above the LTPS layer to form a complete LTPS TFT.
As disclosed in Sun et al., U.S. Pat. No. 8,115,209, which is assigned to AU Optronics Corp., the parent company of the assignee of the current application, and hereby incorporated by reference in its entirety, a disadvantage of LTPS TFTs compared to amorphous silicon TFTs is a relatively large leakage current during TFT turn off. Use of multiple gates reduces leakage current, and Sun et al. discloses a number of different multi-gate structures for a polycrystalline silicon TFT, including those shown in Sun et al.
An alternative to LCD devices is the active matrix organic light-emitting device (OLED), as disclosed for example in Huang, U.S. Pat. No. 6,831,410, which is assigned to AU Optronics Corp., the parent company of the assignee of the current application, and hereby incorporated by reference in its entirety. As disclosed in Huang, a TFT is formed over a substrate. An insulating layer is formed, covering the TFT. A contact opening is formed in the insulating layer, exposing the drain terminal of the TFT, and an anode layer is formed over the insulating layer and the exposed opening, forming a contact between the anode layer and the TFT drain terminal. A light-emitting layer is formed over the anode layer, and a cathode layer is formed over the light-emitting layer. As explained in Huang, there is a risk that the cathode layer will form a short circuit with the anode layer via the contact opening. To prevent such short circuits, Huang discloses depositing a planarization layer that fills the space above the contact. The light-emitting and cathode layers are then formed over the planarization layer.
Conventionally, regardless of the display technology used, displays tend to be rectangular in shape and provide continuous display areas across the lengths and widths of the display surfaces of the displays. In some applications, however, display configurations other than those exhibiting continuous display areas are desirable - a desire that existing technology has been inadequate for addressing.
SUMMARYDisplay systems with non-display areas are provided. In one embodiment, a display system comprises: a first substrate defined by an outer periphery and having an edge region extending inwardly from the outer periphery; a display area defined by a plurality of sub-pixels arranged in an array, the display area being positioned inward of the edge region; a non-display area positioned inward of the edge region; a plurality of data lines and a plurality of dummy data lines. The plurality of data lines comprise: a first set of the data lines extending along a first direction from the edge region at a first side of the first substrate to the edge region at a second side of the first substrate; a second set of the data lines extending along the first direction from the edge region at the first side of the first substrate to a first side of the non-display area; and a third set of the data lines extending along the first direction from a second side of the non-display area to the edge region at the second side of the first substrate. The plurality of dummy data lines extend in the first direction and interleaved with the plurality of data lines, with at least some of the plurality of dummy data lines being configured to route data signals from data lines of the second set of the data lines to corresponding data lines of the third set of the data lines.
In some embodiments, a display system further comprises: gate control on array (GOA) circuitry in the edge region and extending in the first direction; and a plurality of scan lines electrically connected to the GOA circuitry and extending along a second direction.
In some embodiments, a display system of claim 1, the plurality of dummy data lines comprise a first set of dummy data lines interleaved with the first set of the data lines, a second set of dummy data lines interleaved with the second set of the data lines, and a third set of dummy data lines interleaved with the third set of the data lines.
In some embodiments, a display system further comprises: a plurality of start data bus lines comprising a first set of start data bus lines connecting the data lines of the first set of the data lines to corresponding dummy data lines of the first set of dummy data lines, and a second set of start data bus lines connecting the data lines of the second set of the data lines to corresponding dummy data lines of the second set of dummy data lines; and a plurality of end data bus lines connecting the dummy data lines of the second set of dummy data lines to corresponding data lines of the third set of the data lines.
In some embodiments, the second set of the data lines comprises a first data line and a second data line; the second set of dummy data lines comprises a first dummy data line and a second dummy data line; and the second data line and the second dummy data line are positioned between the first data line and the first dummy data line.
In some embodiments, the non-display area exhibits a centerline extending along the first direction; and the first data line is positioned closer to the centerline than is the second data line.
In some embodiments, the plurality of start data bus lines and the plurality of end data bus lines extend along the second direction.
In some embodiments, the non-display area is surrounded by the display area.
In some embodiments, the display system further comprises a fourth set of the data lines extending along the first direction from the edge region at the first side of the first substrate to the edge region at the second side of the first substrate; and the second set of the data lines and the third set of the data lines are positioned between the first set of the data lines and the fourth set of the data lines.
In some embodiments, a display system further comprises: first GOA circuitry in the edge region and extending in the first direction; second GOA circuitry in the edge region and extending in the first direction; a first plurality of scan lines electrically connected to the first GOA circuitry and extending along a second direction from the edge region to a third side of the non-display area; and a second plurality of scan lines electrically connected to the second GOA circuitry and extending along the second direction from the edge region to a fourth side of the non-display area.
In some embodiments, a display system further comprises data control circuitry positioned only in the edge region at the first side of the first substrate, the data driving circuitry being configured to provide the data signals directly to the first set of the data lines and the second set of the data lines.
In some embodiments, the data control circuitry is further configured to provide the data signals to the third set of the data lines via the second set of the data lines and the at least some of the plurality of dummy data lines.
In some embodiments, each of the plurality of dummy data lines extends between sub-pixels of a corresponding pair of the plurality of sub-pixels.
In some embodiments, each of the plurality of data lines is configured to provide a corresponding data signal to both sub-pixels of the corresponding pair of sub-pixels.
In some embodiments, a first of the dummy data lines extends between a first pair of sub-pixels, the first pair of sub-pixels including a first sub-pixel and a second sub-pixel; the display system further comprises a first scan line and a second scan line, each of which extends along a second direction; and the first scan line is electrically connected to the first sub-pixel and the second scan line is electrically connected to the second sub-pixel.
In some embodiments, a display system further comprises a second pair of sub-pixels adjacent in the array to the first pair of sub-pixels, the second pair of sub-pixels including a third sub-pixel and a fourth sub-pixel; the first of the dummy data lines extends between the second pair of sub-pixels; and the second scan line is electrically connected to the fourth sub-pixel.
In some embodiments, the first substrate comprises a third side extending from the first side to the second side, and a fourth side extending from the first side to the second side; each of the third side and the fourth side is longer than the first side and the second side; and the third side and the fourth side are aligned with the first direction.
In some embodiments, a display system further comprises a first pair of sub-pixels and second pair of sub-pixels positioned in a first column of the array, the first pair of sub-pixels including a first sub-pixel and a second sub-pixel, the second pair of sub-pixels including a third sub-pixel and a fourth sub-pixel, the second sub-pixel being positioned adjacent to the third sub-pixel; a first data line of the plurality of data lines is electrically connected to each of the first sub-pixel and the second sub-pixel and extends therebetween; a second data line of the plurality of data lines is electrically connected to each of the third sub-pixel and the fourth sub-pixel and extends therebetween; and a first of the dummy data lines extends between the first pair of sub-pixels and the second pair of sub-pixels.
In some embodiments, a display system further comprises a first scan line and a second scan line, each of which extends along a second direction; and the first scan line is electrically connected to the first sub-pixel and the third sub-pixel, and the second scan line is electrically connected to the second sub-pixel and the fourth sub-pixel.
In some embodiments, a first of the plurality of dummy data lines is electrically coupled to a common signal (Vcom).
Other objects, features, and/or advantages will become apparent from the following detailed description of the preferred but non-limiting embodiments. The following description is made with reference to the accompanying drawings.
For ease in explanation, the following discussion describes embodiments in the context of a display system that uses LCD technology. It is to be understood that the invention is not limited in its application to the details of the particular arrangements shown since the invention is capable of other embodiments, such as those using OLED or EPD technologies, for example. Also, the terminology used herein is for the purpose of description and not of limitation.
In this regard, display systems with non-display areas are provided. As will be described in greater detail below, such systems may involve the use data lines that are interleaved with dummy data lines for routing data signals around the non-display areas. Preferred embodiments of the present invention will now be described with reference to the drawings.
With reference to
In keeping with the description of
The transistors of all pixels in a given row typically have their gate electrodes connected to a gate (scan) line (e.g., line 152), and their source electrodes connected to a data line (e.g., line 154). The gate control circuitry 130 and data control circuitry 120 control the voltage applied to the respective gate and data lines to individually address each sub-pixel in the panel. By controllably pulsing the respective sub-pixel driving transistors, the control circuitry can control the transmissivity of each sub-pixel, and thereby control the color of each pixel. The storage capacitors assist in maintaining the charge across each pixel between successive pulses (which are delivered in successive frames). It should be noted that the portion of display system 100 depicted in
As shown in
Additionally, display system 200 incorporates data control circuitry 216 and gate control circuitry 218, each of which is positioned in edge region 214. In this embodiment, data control circuitry 216 is positioned along a short side 206 of the panel, and gate control circuitry 218 is positioned along a long side 208. A plurality of data lines (e.g., data line 230) and a plurality of dummy data lines (e.g., dummy data line 240) extend from their respectively control circuitry throughout display area 220. In particular, the data lines include: a first set 232 of data lines that extend along a first direction R1 from the edge region at side 206 to the edge region at side 210; a second set 234 of data lines that extend along the first direction R1 from the edge region at side 206 to side 227 of the non-display area; and, a third set 236 of data lines that extend along the first direction R1 from side 231 of the non-display area to the edge region at side 210. The dummy data lines also extend in the first direction R1 and are interleaved with the plurality of data lines. In some embodiments, the data lines and dummy data lines are provided in an alternating configuration.
Due to non-display area 222 extending across the paths of some of the data lines, at least some of the dummy data lines are configured to route data signals around the non-display area. As such, at least some of the dummy data lines (e.g., dummy data lines 240, 242) are configured to route data signals from data lines of the second set 234 of the data lines to corresponding data lines of the third set 236 of the data lines. For example, in this embodiment, dummy data line 240 routes data signals provided to data line 250 of the second set 234 of data lines by data control circuitry 216 to data line 260 of the third set 236 of data lines, and dummy data line 242 routes data signals provided to data line 252 of the second set 234 of data lines to data line 262 of the third set 236 of data lines. Of note, the dummy data lines are not directly coupled to the data control circuitry as are the data lines. So configured, data signals are routed from the data control circuitry to the back side of the non-display area by some of the dummy data lines.
In order to route the data signals to the back side of non-display area 222 (i.e., the side opposite the data control circuitry), a plurality of start data bus lines (e.g., start data bus line 251) and a plurality of end data bus lines (e.g., end data bus line 253) are provided. In particular, the start data bus lines electrically connect the data lines of set 234 of data lines to corresponding dummy data lines. For example, start data bus line 251 electrically connects data line 250 to dummy data line 240. Additionally, the end data bus lines electrically connect the dummy data lines to corresponding data lines of set 236 of the data lines. For example, end data bus line 253 electrically connects dummy data line 240 to data line 260. In some embodiments, the start data bus lines and the end data bus lines extend along the second direction R2 and are located in the edge region.
In some embodiments, gate control circuitry 218 is configured as gate driver on array (GOA) circuitry. Gate control circuitry 218 extends in the first direction R1 and is electrically connected to a plurality of scan lines (e.g., scan line 264) that extend along a second direction R2. The first direction R1 and the second direction R2 are interlaced and, in some embodiments, are perpendicular to each other.
Display system 300 also incorporates data control circuitry, which includes data drivers 316 and 317, as well as gate control circuitry (e.g., GOA circuitry), which includes gate drivers 318 and 319. The data drivers and gate drivers are positioned in edge region 314. Specifically, both data drivers 316 and 317 are positioned in the edge region adjacent side 306, and gate drivers 318 and 319 are positioned in the edge region adjacent sides 308 and 312, respectively. A timing controller (T-con) 324 provides timing signals for coordinating synchronized operations of the data control circuitry and gate control circuitry.
A plurality of data lines (e.g., data line 350) and a plurality of dummy data lines (e.g., dummy data line 340) extend throughout display area 320. In particular, the data lines include: a first set 332 of data lines that extend along first direction R1 from the edge region at side 306 to the edge region at side 310; a second set 334 of data lines that extend along the first direction R1 from the edge region at side 306 to side 327 of the non-display area; a third set 336 of data lines that extend along the first direction R1 from side 331 of the non-display area to the edge region at side 310; and, a fourth set 338 of data lines that extend along the first direction R1 from the edge region at side 306 to the edge region at side 310. Notably, first set 332 of data lines and fourth set 338 of data lines are positioned on opposite sides of non-display area 322. So configured, sets 334 and 336 of the data lines are positioned between sets 332 and 338 of the data lines. The dummy data lines (e.g., dummy data lines 340, 342) extend in the first direction R1, which is generally aligned with the longer sides 308 and 312. The dummy data lines also are interleaved with the plurality of data lines. In some embodiments, the data lines and dummy data lines are provided in an alternating configuration.
At least some of the dummy data lines (e.g., dummy data lines 340, 342) are configured to route data signals around the non-display area from data lines of the second set of the data lines to corresponding data lines of the third set of the data lines. For example, in this embodiment, dummy data line 340 routes data signals provided to data line 350 of the second set 334 of data lines by data control circuitry 317 to data line 360 of the third set 336 of data lines. Dummy data line 342 routes data signals provided to data line 352 of the second set 334 of data lines to data line 362 of the third set 336 of data lines. In this embodiment, data lines 352, 362, as well as dummy data line 342, are positioned between data lines 350, 360 and dummy data line 340. Additionally, data line 350 is positioned closer to centerline 335 of the non-display area than data line 352, with dummy data line 340 being farther from centerline 335 than dummy data line 342. A symmetrical arrangement of data lines and dummy data lines is provided on the other side of the centerline in this embodiment. As described before, the dummy data lines are not directly coupled to the data control circuitry as are the data lines. So configured, data signals are routed from the data control circuitry to the back side of the non-display area by some of the dummy data lines.
In order to route the data signals to the back side (the non-data control side) of non-display area 322, a plurality of start data bus lines (e.g., start data bus line 351) and a plurality of end data bus lines (e.g., end data bus line 353) are provided. In particular, the start data bus lines electrically connect the data lines of set 334 of data lines to corresponding dummy data lines. For example, start data bus line 351 electrically connects data line 350 to dummy data line 340. Additionally, the end data bus lines electrically connect the dummy data lines to corresponding data lines of set 336 of the data lines. For example, end data bus line 353 electrically connects dummy data line 340 to data line 360. In some embodiments, the start data bus lines and the end data bus lines extend along the second direction R2 and are located in the edge region 314.
Also shown in
Each of the gate drivers 318 and 319 extends in the first direction R1 and is electrically connected to a plurality of scan lines that extend along a second direction R2. Specifically, gate driver 318 extends along side 308 in edge region 314, and gate driver 319 extends along side 312 in edge region 314. A plurality of scan lines, which include scan lines 372 and 374, are electrically connected to gate driver 318 and extend along the second direction R2 from edge region 314 at side 308 to side 329 of the non-display area 322. Another plurality of scan lines, which include scan lines 376 and 378, are electrically connected to gate driver 319 and extend along the second direction R2 from edge region 314 at side 312 to side 333 of the non-display area 322. Other scan lines that extend along the second direction R2 across the display area 320 are provided. In some embodiments, a subset of these gate lines is controlled by each of the gate drivers 318, 319. By way of example, the gate lines between side 306 and side 327 may be controlled by gate driver 318, whereas the gate lines between side 331 and side 310 may be controlled by gate driver 319. As another example, the gate lines between side 306 and side 327, as well as those between side 331 and side 310, may be interleaved so that alternate ones of the gate lines are controlled by gate drivers 318 and 319. It should be noted that the first direction R1 and the second direction R2 are interlaced and, in some embodiments, are perpendicular to each other.
Various sub-pixel configurations may be used in a display system. In this regard,
MQR 250107-1070
AUVI170803 from data line D3. Note that, in this embodiment, a dummy data line extends between each sub-pixel of a corresponding pair of sub-pixels. By way of example, dummy data line DUMMY 1 extends between P11 and P12, as well as between P21 and P22. The data lines and the dummy data lines extend along a first direction R1.
Array 400 also incorporates scan lines (e.g., scan lines S1-S4) that extend along a second direction R2. With respect to each of the pairs of sub-pixels, a corresponding scan line is electrically connected to one of the sub-pixels and another scan line is electrically connected to the other of the sub-pixels. For instance, scan line S1 is electrically connected to sub-pixel P12 (as well as to P14) and scan line S2 is electrically connected to sub-pixel P11 (as well as to P13), scan line S3 is electrically connected to sub-pixel P21 (as well as to P23) and scan line S4 is electrically connected to sub-pixel P22 (as well as to P24).
Each of the sub-pixels incorporates a transistor for connecting to a corresponding scan line, with one of the transistors of each pair of sub-pixels also being connected to a data line. For example, sub-pixels P11 and P12 incorporate transistors (e.g., TFTs) 410 and 420, respectively. Gate 412 of transistor 410 is electrically connected to scan line S2, and gate 422 of transistor 420 is electrically connected to scan line 51. Additionally, source electrode 414 of transistor 410 is electrically connected to data line D1, with the drain electrode 416 of transistor 410 being electrically connected (such as through a storage capacitor, which is connected to the pixel electrode of P11, described later) to source electrode 424 of transistor 420. Drain electrode 426 of transistor 420 is electrically connected to the pixel electrode of P12.
As shown in
Array 1400 also incorporates data lines D1 and D2 and dummy data lines (DUMMY 1, DUMMY 2 and DUMMY 3), with DUMMY 2 being positioned between D1 and D2. Data line D1 extends between and is electrically connected to both sub-pixels of pair 1410. Similarly, data line D2 extends between and is electrically connected to both sub-pixels of pair 1420, with dummy data line (DUMMY 2) extending between pair 1410 and 1420 (specifically, between sub-pixel P12 and sub-pixel P13). In contrast to the arrays described previously, array 1400 does not involve routing of a data signal from one sub-pixel pixel to another of a pair of sub-pixels. In particular, each of the sub-pixels of a pair is connected to a different scan line. In this embodiment, for example, sub-pixels P11 and P13 are connected to scan line 51, and sub-pixels P12 and P14 are connected to scan line S2. It should be noted that such a configuration requires double the scan lines used in an embodiment (e.g., the embodiment of
Using data line D2 as an example, D2 extends between and is electrically connected to two pairs of sub-pixels. Specifically, D2 is connected to the sub-pixels of pairs 1510 and 1530. Each of the sub-pixels from the pairs 1510 and 1530 is connected to a different scan line. In this embodiment, for example, sub-pixel P11 is connected to scan line 51, sub-pixel P12 is connected to scan line S2, sub-pixel P21 is connected to scan line S3, and sub-pixel P22 is connected to scan line S4. Note also that in this embodiment, a data line extends between adjacent pairs of sub-pixels, and a dummy data line extends between the sub-pixels of a pair of sub-pixels. By way of example, data line D2 extends between adjacent pairs 1510 and 1520, and DUMMY 1 extends between P11 and P12.
The embodiments described above are illustrative of the invention and it will be appreciated that various permutations of these embodiments may be implemented consistent with the scope and spirit of the invention.
Claims
1. A display system comprising:
- a first substrate defined by an outer periphery and having an edge region extending inwardly from the outer periphery;
- a display area defined by a plurality of sub-pixels arranged in an array, the display area being positioned inward of the edge region;
- a non-display area, which lacks sub-pixels or any associated signal lines, positioned inward of the edge region;
- a plurality of data lines comprising:
- a first set of the data lines extending along a first direction from the edge region at a first side of the first substrate to the edge region at a second side of the first substrate;
- a second set of the data lines extending along the first direction from the edge region at the first side of the first substrate to a first side of the non-display area; and
- a third set of the data lines extending along the first direction from a second side of the non-display area to the edge region at the second side of the first substrate; and
- a plurality of dummy data lines extending in the first direction and interleaved with the plurality of data lines, with a first set of the plurality of dummy data lines being configured to route data signals from data lines of the second set of the data lines to corresponding data lines of the third set of the data lines;
- wherein each of the plurality of dummy data lines extends between sub-pixels of a corresponding pair of the plurality of sub-pixels, and each of the plurality of data lines is configured to provide a corresponding data signal to both sub-pixels of the corresponding pair of sub-pixels.
2. The display system of claim 1, further comprising:
- gate control on array (GOA) circuitry in the edge region and extending in the first direction; and
- a plurality of scan lines electrically connected to the GOA circuitry and extending along a second direction.
3. The display system of claim 1, wherein:
- the plurality of dummy data lines comprises a first set of dummy data lines interleaved with the first set of the data lines, a second set of dummy data lines interleaved with the second set of the data lines, and a third set of dummy data lines interleaved with the third set of the data lines;
- the display system further comprises:
- a plurality of start data bus lines comprising a first set of start data bus lines connecting the data lines of the first set of the data lines to corresponding dummy data lines of the first set of dummy data lines, and a second set of start data bus lines connecting the data lines of the second set of the data lines to corresponding dummy data lines of the second set of dummy data lines; and
- a plurality of end data bus lines connecting the dummy data lines of the second set of dummy data lines to corresponding data lines of the third set of the data lines.
4. The display system of claim 3, wherein:
- the second set of the data lines comprises a first data line and a second data line;
- the second set of dummy data lines comprises a first dummy data line and a second dummy data line; and
- the second data line and the second dummy data line are positioned between the first data line and the first dummy data line.
5. The display system of claim 4, wherein:
- the non-display area exhibits a centerline extending along the first direction; and
- the first data line is positioned closer to the centerline than is the second data line.
6. The display system of claim 3, wherein the plurality of start data bus lines and the plurality of end data bus lines extend along the second direction.
7. The display system of claim 1, wherein the non-display area is surrounded by the display area.
8. The display system of claim 7, wherein:
- the display system further comprises a fourth set of the data lines extending along the first direction from the edge region at the first side of the first substrate to the edge region at the second side of the first substrate; and
- the second set of the data lines and the third set of the data lines are positioned between the first set of the data lines and the fourth set of the data lines.
9. The display system of claim 7, further comprising:
- first GOA circuitry in the edge region and extending in the first direction;
- second GOA circuitry in the edge region and extending in the first direction;
- a first plurality of scan lines electrically connected to the first GOA circuitry and extending along a second direction from the edge region to a third side of the non-display area; and
- a second plurality of scan lines electrically connected to the second GOA circuitry and extending along the second direction from the edge region to a fourth side of the non-display area.
10. The display system of claim 1, further comprising data control circuitry positioned only in the edge region at the first side of the first substrate, the data control circuitry being configured to provide the data signals directly to the first set of the data lines and the second set of the data lines.
11. The display system of claim 10, wherein the data control circuitry is further configured to provide the data signals to the third set of the data lines via the second set of the data lines and the first set of the plurality of dummy data lines.
12.-13. (canceled)
14. The display system of claim 1, wherein:
- one of the dummy data lines extends between a first pair of sub-pixels, the first pair of sub-pixels including a first sub-pixel and a second sub-pixel;
- the display system further comprises a first scan line and a second scan line, each of which extends along a second direction; and
- the first scan line is electrically connected to the first sub-pixel and the second scan line is electrically connected to the second sub-pixel.
15. The display system of claim 14, wherein:
- the display system further comprises a second pair of sub-pixels adjacent in the array to the first pair of sub-pixels, the second pair of sub-pixels including a third sub-pixel and a fourth sub-pixel;
- another one of the dummy data lines extends between the second pair of sub-pixels; and
- the second scan line is electrically connected to the fourth sub-pixel.
16. The display system of claim 1, wherein:
- the first substrate comprises a third side extending from the first side to the second side, and a fourth side extending from the first side to the second side;
- each of the third side and the fourth side is longer than the first side and the second side; and
- the third side and the fourth side are aligned with the first direction.
17. The display system of claim 1, wherein:
- the display system further comprises a first pair of sub-pixels and a second pair of sub-pixels positioned in a first column of the array, the first pair of sub-pixels including a first sub-pixel and a second sub-pixel, the second pair of sub-pixels including a third sub-pixel and a fourth sub-pixel, the second sub-pixel being positioned adjacent to the third sub-pixel;
- a first data line of the plurality of data lines is electrically connected to each of the first sub-pixel and the second sub-pixel and extends therebetween;
- a second data line of the plurality of data lines is electrically connected to each of the third sub-pixel and the fourth sub-pixel and extends therebetween; and
- one of the dummy data lines extends between the first pair of sub-pixels and the second pair of sub-pixels.
18. The display system of claim 17, wherein:
- the display system further comprises a first scan line and a second scan line, each of which extends along a second direction; and
- the first scan line is electrically connected to the first sub-pixel and the third sub-pixel, and the second scan line is electrically connected to the second sub-pixel and the fourth sub-pixel.
19. The display system of claim 1, wherein at least another of the plurality of dummy data lines is electrically coupled to a common signal (Vcom).
Type: Application
Filed: Dec 28, 2017
Publication Date: Jul 4, 2019
Inventors: Seok-Lyul Lee (Hsinchu), Fang-Chen Luo (Milpitas, CA)
Application Number: 15/856,411