System and methods for extraction of threshold and mobility parameters in AMOLED displays
A system and method for extracting a parasitic capacitance value from a pixel circuit including a light emitting device, a drive device to provide a programmable drive current to the light emitting device, a programming input, and a storage device to store a programming signal. The system and method determine the biasing voltage of an internal node of the pixel circuit during a driving cycle for a desired measurement level, and modify voltages of the pixel circuit that do not affect said biasing voltage to eliminate unwanted cross talk. In different implementations, the biasing voltage is determined by measuring the voltage at an internal node, or by calculating the voltage at the internal node.
Latest Ignis Innovation Inc. Patents:
This application is a continuation-in-part of U.S. patent application Ser. No. 14/093,758, filed Dec. 2, 2013, which is a continuation-in-part of U.S. patent application Ser. No. 14/076,336, filed Nov. 11, 2013, which claims the benefit of U.S. Provisional Application No. 61/869,327, filed Aug. 23, 2013, and U.S. Provisional Application No. 61/859,963, filed Jul. 30, 2013; U.S. patent application Ser. No. 14/093,758, filed Dec. 2, 2013 is a continuation-in-part of U.S. patent application Ser. No. 13/950,795, filed Jul. 25, 2013, which is a continuation of U.S. patent application Ser. No. 13/835,124, filed Mar. 15, 2013, now issued as U.S. Pat. No. 8,599,191, which is a continuation-in-part of U.S. patent application Ser. No. 13/112,468, filed May 20, 2011, now issued as U.S. Pat. No. 8,576,217, each of which is hereby incorporated by reference herein in their entirety.
This application is also a continuation-in-part of U.S. patent application Ser. No. 14/175,493, filed Feb. 7, 2014, which is a continuation of U.S. patent application Ser. No. 14/157,031, filed Jan. 16, 2014, which is a continuation of U.S. patent application Ser. No. 13/568,784, filed Aug. 7, 2012, which is a continuation of U.S. patent application Ser. No. 12/571,968, filed Oct. 1, 2009, now issued as U.S. Pat. No. 8,259,044, which is a continuation of U.S. patent application Ser. No. 11/304,162, filed Dec. 15, 2005, now issued as U.S. Pat. No. 7,619,597, which claims priority pursuant to 35 U.S.C. §119 to (1) Canadian Patent No. 2,490,860, filed Dec. 15, 2004, and to (2) Canadian Patent No. 2,503,237, filed Apr. 8, 2005, and to (3) Canadian Patent No. 2,509,201, filed Jun. 8, 2005, and to (4) Canadian Patent No. 2,521,986, filed Oct. 17, 2005, all of which are incorporated herein by reference in their respective entireties.
FIELD OF INVENTIONThe present invention relates generally to a method and system for programming, calibrating and driving a light emitting device display. In certain embodiments, the invention relates to active matrix organic light emitting device (AMOLED) displays, and particularly extracting parameters of the pixel circuits and light emitting devices in such displays.
BACKGROUNDThe advantages of active matrix organic light emitting device (“AMOLED”) displays include lower power consumption, manufacturing flexibility and faster refresh rate over conventional liquid crystal displays. In contrast to conventional liquid crystal displays, there is no backlighting in an AMOLED display, and thus each pixel consists of different colored OLEDs emitting light independently. The OLEDs emit light based on current supplied through drive transistors controlled by programming voltages. The power consumed in each pixel has a relation with the magnitude of the generated light in that pixel.
The quality of output in an OLED-based pixel is affected by the properties of the drive transistor, which is typically fabricated from materials including but not limited to amorphous silicon, polysilicon, or metal oxide, as well as the OLED itself. In particular, threshold voltage and mobility of the drive transistor tend to change as the pixel ages. In order to maintain image quality, changes in these parameters must be compensated for by adjusting the programming voltage. In order to do so, such parameters must be extracted from the driver circuit. The addition of components to extract such parameters in a simple driver circuit requires more space on a display substrate for the drive circuitry and thereby reduces the amount of aperture or area of light emission from the OLED.
When biased in saturation, the I-V characteristic of a thin film drive transistor depends on mobility and threshold voltage which are a function of the materials used to fabricate the transistor. Thus different thin film transistor devices implemented across the display panel may demonstrate non-uniform behavior due to aging and process variations in mobility and threshold voltage. Accordingly, for a constant voltage, each device may have a different drain current. An extreme example may be where one device could have low threshold-voltage and low mobility compared to a second device with high threshold-voltage and high mobility.
Thus with very few electronic components available to maintain a desired aperture, extraction of non-uniformity parameters (i.e. threshold voltage, Vth, and mobility, μ) of the drive TFT and the OLED becomes challenging. It would be desirable to extract such parameters in a driver circuit for an OLED pixel with as few components as possible to maximize pixel aperture.
SUMMARYIn accordance with one embodiment, a system and method for extracting a parasitic capacitance value from a pixel circuit including a light emitting device, a drive device to provide a programmable drive current to the light emitting device, a programming input, and a storage device to store a programming signal. The system and method includes determining the biasing voltage of an internal node of the pixel circuit during a driving cycle for a desired measurement level, and modifying voltages of the pixel circuit that do not affect said biasing voltage to eliminate unwanted cross talk. In different implementations, the biasing voltage is determined by measuring the voltage at an internal node, or by calculating the voltage at the internal node.
In one application, the biasing voltage is controlled by the light emitting device during the driving cycle, and by a monitor line during the measuring, and the voltage of the light emitting device is determined during the driving cycle for a given current. The light emitting device may be an organic light emitting diode (OLED), and the OLED voltage determined by extracting an OLED voltage for a known current from an OLED model, or by applying a known current to the OLED and measuring the resulting voltage.
Other aspects and features of the present invention will be readily apparent to those skilled in the art from a review of the following detailed description of preferred embodiments in conjunction with the accompanying drawings.
These and other features of the invention will become more apparent from the following description in which reference is made to the appended drawings wherein:
Embodiments of the present invention are described using a pixel including a light emitting device and a plurality of transistors. The light emitting device may be an organic light emitting diode (OLED). It is noted that “pixel” and “pixel circuit” may be used interchangeably.
Real-time calibration-scheduling for a display array having a plurality of pixels is described in detail.
A linked list of pixels is generated in step S2. The linked list contains an identification of a pixel with high brightness for calibration. The linked list is used to schedule the priority in calibration.
In step S4, “n” is chosen based on the display size and expected instability with time (e.g. shift in characteristics of transistors and light emitting device). “n” represents the number of pixels that are calibrated in each programming cycle. “n” may be one or more than one.
Then programming cycle starts at step S6. The step S6 includes steps S8-S16. The steps S8-S16 are implemented on a selected column of the display array.
In step S8, “n” pixels in the selected column are selected from the beginning of the linked list, hereinafter referred to as “Selected Pixels”.
In step S10, “Calibration Mode” is enabled for the Selected Pixels, and “Normal Operation Mode” is enabled for the rest of the pixels in the selected column of the display array.
In step S12, all pixels in the selected column are programmed by a voltage source driver (e.g. 28 of
For the Selected Pixels, current flowing through the data line is monitored during the programming cycle. For the pixels other than the Selected Pixels in the selected column, the corresponding programming voltage is boosted using data stored in a memory (e.g. 34 of
In step S14, the monitored current is compared with the expected current that must flow through the data line. Then, a calibration data curve for the Selected Pixels is generated. The AV compensation memory is updated based on the calibration data curve.
The calibration data curve stored in the ΔV compensation memory for a pixel will be used to boost programming voltage for that pixel in the next programming cycles when that pixel is in the Normal Operation Mode.
In step S16, the identifications of the Selected Pixels are sent to the end of the linked list. The Selected Pixels have the lowest priority in the linked list for calibration.
During display operation (S6-S16), the linked list will provide a sorted priority list of pixels that must be calibrated. It is noted that in the description, the term “linked list” and the term “priority list” may be used interchangeably.
The operation goes back (S18) to the step S8. The next programming cycle starts. A new column in the display array is activated (selected), and, new “n” pixels in the new activated column are selected from the top of the linked list. The ΔV compensation memory is updated using the calibration data obtained for the new Selected Pixels.
The number of the Selected Pixels, “n”, is now described in detail. As described above, the number “n” is determined based on the display size and expected instability in device characteristics with time. It is assumed that the total number of pixels N is N=3×m1×m2, where m1 and m2 are the number of rows and columns in the display, respectively.
The highest rate in characteristics shift is K (=ΔI.Δt.I). Each programming cycle takes t=1/f.m2. The maximum expected shift in characteristics after the entire display is calibrated is ΔI/I=K.t.N/n<e, where e is the allowed error. After this the calibration can be redone from the beginning, and the error is eliminated. This shows that n>K.t.N/e or n>3.K.m1/f.e. For instance, if K=1%/hr, m1=1024, f=60 Hz, and e=0.1%, then n>0.14, which implies that it is needed to calibrate once in 5 programming cycles. This is achievable with one calibration unit, which operates only one time in 5 programming cycles. Each calibration unit enables calibration of one pixel at a programming cycle. If e=0.01%, n>1.4. This means that two calibration units calibrating two pixels in each programming cycle are required. This shows that it is feasible to implement this calibration system with very low cost.
The frequency of calibration can be reduced automatically as the display ages, since shifts in characteristics will become slower as the time progresses. In addition, the pixels that are selected for calibration can be programmed with different currents depending on display data. The only condition is that their programming current is larger than a reference current. Therefore, the calibration can be performed at multiple brightness levels for one pixel to achieve higher accuracy.
The linked list is described in detail. In the linked list, the pixels with high brightness for calibration are listed. The display data is used to determine the pixels with high brightness for calibration. Calibration at low currents is slow and often not accurate. In addition, maximum shift in characteristics occurs for pixels with high current. Thus, in order to improve the accuracy and speed of calibration, the pixels, which must be programmed with currents higher than a threshold current ITH, are selected and stored in the linked list.
ITH is a variable and may be “0”. For ITH=0, all pixels are listed in the linked list, and the calibration is performed for all pixels irrespective of their programming current.
The calibration-scheduling technique described above is applicable to any current programmed pixels, for example, but not limited to, a current mirror based pixel.
The pixel circuit 12 may include an OLED and a plurality of transistors (e.g. TFTs). The transistor may be fabricated using amorphous silicon, nano/micro crystalline silicon, poly silicon, organic semiconductors technologies (e.g. organic TFT), NMOS/PMOS technology or CMOS technology (e.g. MOSFET). The display array 10 may be an AMOLED display array.
The pixel circuit 12 is operated by a gate line 14 connected to a gate driver 20, a data line 16 connected to a voltage data driver 28, and a power line connected to a power supply 24. In
The system 30 includes a calibration scheduler and memory block 32 for controlling programming and calibration of the display array 10, and a ΔV compensation memory 34 for storing ΔV compensation voltage (value). In each programming cycle, a column of the display array 10 is selected. The calibration scheduler and memory block 32 enables Normal Operation Mode or Calibration Mode for the selected column (i.e., data line) during that programming cycle.
The system 30 further includes a monitoring system for monitoring and measuring a pixel current. The monitoring system includes switches 36 and 38 and a voltage sensor 40 with an accurate resistor 42. In
The system 30 further includes a generator for generating ΔV compensation voltage based on the monitoring result. The generator includes an analog/digital converter (A/D) 44, a comparator 46, and a translator 48. The A/D 44 converts the analog output of the voltage sensor 40 into a digital output. The comparator 46 compares the digital output to an output from the translator 48. The translator 48 implements function f(V) on a digital data input 52. The translator 48 converts the current data input 52 to the voltage data input through f(v). The result of the comparison by the comparator 46 is stored in the ΔV compensation memory 34.
The system 30 further includes an adder 50 for adding the digital data input 52 and the ΔV compensation voltage stored in the ΔV compensation memory 34. The voltage data driver 28 drives a data line based on the output of the adder 50. The programming data for the data line is adjusted by adding the ΔV compensation voltage.
When the calibration scheduler and memory block 32 enables the Normal Operation Mode for a selected data line, the switch 36 is activated. The voltage output from the voltage data driver 28 is directly applied to the pixel on that data line.
When the calibration scheduler and memory block 32 enables the Calibration Mode for that data line, the switch 38 is activated. The voltage is applied to the pixel on that data line through the accurate resistor 42. The voltage drop across the resistor 42 at the final stages of the programming time (i.e. when initial transients are finished) is measured by the voltage sensor 40. The voltage drop monitored by the voltage sensor 40 is converted to digital data by the A/D 44. The resulting value of the voltage drop is proportional to the current flowing through the pixel if the pixel is a current programmed pixel circuit. This value is compared by the comparator 46 to the expected value obtained by the translator 48.
The difference between the expected value and the measured value is stored in the AV compensation memory 34, and will be used for a subsequent programming cycle. The difference will be used to adjust the data voltage for programming of that pixel in future.
The calibration scheduler and memory block 32 may include the linked list described above. In the beginning, the linked list is generated automatically. It may be just a list of pixels. However, during the operation it is modified.
The calibration of the pixel circuits with high brightness guarantees the high speed and accurate calibration that is needed in large or small area displays.
Since the display array 10 is driven using a voltage programming technique, it is fast and can be used for high-resolution and large area displays.
Due to speed, accuracy, and ease of implementation, the applications of the calibration-scheduling technique ranges from electroluminescent devices used for cellphones, personal organizers, monitors, TVs, to large area display boards.
The system 30 monitors and measures voltage drop which depends on time dependent parameters of the pixel, and generates a desirable programming data. However, the time dependent parameters of the pixel may be extracted by any mechanisms other than that of
A further technique for programming, extracting time dependent parameters of a pixel and driving the pixel is described in detail with reference to
The pixel circuit 60 is selected by a select line SEL and is driven by DATA on a data line 61. A voltage source 62 is provided to write a programming voltage VP into the pixel circuit 60. A current-controlled voltage source (CCVS) 63 having a positive node and a negative node is provided to convert the current on the data line 61 to a voltage Vext. A display controller and scheduler 64 operates the pixel circuit 60. The display controller and scheduler 64 monitors an extracted voltage Vext output from the CCVS 63 and then controls the voltage source 62.
The resistance of CCVS 63 is negligible. Thus the current on the data line 61 is written as:
ILine=Ipixel=β(VP−VT)2 (1)
where ILine represents the current on the data line 61, Ipixel represents a pixel current, VT represents the threshold voltage of the driving transistor included in the pixel circuit 60, and represents the gain parameter in the TFT characteristics.
As the threshold voltage of the driving TFT increases during the time, the current on the data line 61 decreases. By monitoring the extracted voltage Vext, the display controller and scheduler 64 determines the amount of shift in the threshold voltage.
The threshold voltage VT of the driving transistor can be calculate as:
VT=VP−(ILine/β)0.5 (2)
The programming voltage VP is modified with the extracted information. The extraction procedure can be implemented for one or several pixels during each frame time.
The transistors 73, 74 and 75 may be n-type TFTs. However, these transistors 73, 74 and 75 may be p-type transistors. The voltage-extracting and programming technique applied to the pixel circuit 70 is also applicable to a pixel circuit having p-type transistors.
The driving transistor 73 is connected to a data line 76 through the switch transistor 75, and is connected to the OLED 71, and also is connected to the storage capacitor 72 through the switch transistor 74. The gate terminal of the driving transistor 73 is connected to the storage capacitor 72. The gate terminals of the switch transistors 74 and 75 are connected to a select line SEL. The OLED 71 is connected to a voltage supply electrode or line VDD. The pixel circuit 70 is selected by the select line SEL and is driven by DATA on the data line 76.
A current conveyor (CC) 77 has X, Y and Z terminals, and is used to extract a current on the data line 76 without loading it. A voltage source 78 applies programming voltage to the Y terminal of the CC 77. In the CC 77, the X terminal is forced by feedback to have the same voltage as that of the Y terminal. Also, the current on the X terminal is duplicated into the Z terminal of the CC 77. A current-controlled voltage source (CCVS) 79 has a positive node and a negative node. The CCVS 79 converts the current on the Z terminal of the CC 77 into a voltage Vext.
Vext is provided to the display controller and scheduler 64 of
The driving transistor 83 is connected to a data line 86 through the switch transistor 85, and is connected to the OLED 81, and also is connected to the storage capacitor 82. The gate terminal of the driving transistor 83 is connected to a voltage supply line VDD through the switch transistor 84. The gate terminals of the switch transistors 84 and 85 are connected to a select line SEL. The pixel circuit 80 is selected by the select line SEL and is driven by DATA on the data line 86.
A current conveyor (CC) 87 has X, Y and Z terminals, and is used to extract a current on the data line 86 without loading it. A voltage source 88 applies a negative programming voltage at the Y terminal of the CC 87. In the CC 87, the X terminal is forced by feedback to have the same voltage as that of the Y terminal. Also, the current on the X terminal is duplicated into the Z terminal of the CC 87. A current-controlled voltage source (CCVS) 89 has a positive node and a negative node. The CCVS 89 converts the current of the Z terminal of the CC 87 into a voltage Vext.
Vext is provided to the display controller and scheduler 64 of
The mirror transistor 93 is connected to a data line 97 through the switch transistor 95, and is connected to the storage capacitor 92 through the switch transistor 96. The gate terminals of the mirror transistors 93 and 94 are connected to the storage capacitor 92 and the switch transistor 96. The mirror transistor 94 is connected to a voltage supply electrode or line VDD through the OLED 91. The gate terminals of the switch transistors 85 and 86 are connected to a select line SEL. The pixel circuit 90 is selected by the select line SEL and is driven by DATA on the data line 97.
A current conveyor (CC) 98 has X, Y and Z terminals, and is used to extract the current of the data line 97 without loading it. A voltage source 99 applies a positive programming voltage at the Y terminal of the CC 98. In the CC 98, the X terminal is forced by feedback to have the same voltage as the voltage of the Y terminal. Also, the current on the X terminal is duplicated into the Z terminal of the CC 98. A current-controlled voltage source (CCVS) 100 has a positive node and a negative node. The CCVS 100 converts a current on the Z terminal of the CC 98 into a voltage Vext.
Vext is provided to the display controller and scheduler 64 of
The mirror transistor 113 is connected to a data line 117 through the switch transistor 114, and is connected to the storage capacitor 112 through the switch transistor 115. The gate terminals of the mirror transistors 113 and 116 are connected to the storage capacitor 112 and the switch transistor 115. The minor transistor 116 is connected to a voltage supply line VDD. The mirror transistors 113, 116 and the storage capacitor 112 are connected to the OLED 111. The gate terminals of the switch transistors 114 and 115 are connected to a select line SEL. The pixel circuit 110 is selected by the select line SEL and is driven by DATA on the data line 117.
A current conveyor (CC) 118 has X, Y and Z terminals, and is used to extract the current of the data line 117 without loading it. A voltage source 119 applies a positive programming voltage at the Y terminal of the CC 118. In the CC 118, the X terminal is forced by feedback to have the same voltage as the voltage of the Y terminal of the CC 118. Also, the current on the X terminal is duplicated into the Z terminal of the CC 118. A current-controlled voltage source (CCVS) 120 has a positive node and a negative node. The 120 converts the current on the Z terminal of the CC 118 into a voltage Vext.
Vext is provided to the display controller and scheduler 64 of
Referring to
The voltage-extracting technique described above can be used with any current-mode pixel circuit, including current-mirror and current-cell pixel circuit architectures, and are applicable to the display array 10 of
It is noted that the transistors in the pixel circuits of
A further technique for programming, extracting time dependent parameters of a pixel and driving the pixel is described in detail with reference to
The transistors 163, 164 and 165 are n-type TFTs. However, the transistors 163, 164 and 165 may be p-type TFTs. The step-calibration driving technique applied to the pixel circuit 160 is also applicable to a pixel circuit having p-type transistors. The transistors 163, 164 and 165 may be fabricated using amorphous silicon, nano/micro crystalline silicon, poly silicon, organic semiconductors technologies (e.g. organic TFT), NMOS/PMOS technology or CMOS technology (e.g. MOSFET).
The gate terminal of the driving transistor 163 is connected to a signal line VDATA through the switch transistor 164, and also connected to the storage capacitor 162. The source terminal of the driving transistor 163 is connected to a common ground. The drain terminal of the driving transistor 163 is connected to a monitor line MONITOR through the switch transistor 165, and also is connected to the cathode electrode of the OLED 161.
The gate terminal of the switch transistor 164 is connected to a select line SELL. The source terminal of the switch transistor 164 is connected to the gate terminal of the driving transistor 163, and is connected to the storage capacitor 162. The drain terminal of the switch transistor 164 is connected to VDATA.
The gate terminal of the switch transistor 165 is connected to a select line SEL2. The source terminal of the switch transistor 165 is connected to MONITOR. The drain terminal of the switch transistor 165 is connected to the drain terminal of the driving transistor 163 and the cathode electrode of the OLED 161. The anode electrode of the OLED 161 is connected to a voltage supply electrode or line VDD.
The transistors 163 and 164 and the storage capacitor 162 are connected at node A3. The transistors 163 and 165 and the OLED 161 are connected at node B3.
A block 173 is used to extract the threshold voltage of the driving transistor, during the extraction cycle. The block 173 may be a current sense amplifier (SA) or a current comparator. In the description, the block 173 is referred to as “SA block 173”.
If the current of the MONITOR line is higher than a reference current (IREF), the output of the SA block 173 (i.e. Triggers of
It is noted that the SA block 173 can be shared between few columns result in less overhead. Also, the calibration of the pixel circuit can be done one at a time, so the extraction circuits can be shared between the all columns.
A data process unit (DPU) block 172 is provided to control the programming cycle, contrast, and brightness, to perform the calibration procedure and to control the driving cycle. The DPU block 172 implements extraction algorithm to extract (estimate) the threshold voltage of the driving transistor based on the output from the SA block 173, and controls a driver 174 which is connected to the driving transistor 163.
The DPU block 172 of
- (A1) When s(i, j)Less_state (180), the actual threshold voltage is less than VT(i, j), VTM is set to (VT(i, j)−VS).
- (A2) When s(i, j)=Equal_state (181), the actual threshold voltage is equal to VT(i, j), VTM is set to VT (i, j).
- (A3) When s(i, j)=Greater_state (182), the actual threshold voltage is greater than VT(i, j), VTM is set to (VT(i, j)±VS).
- where s(i, j) represents the previous state of the pixel (i, j) stored in a calibration memory (e.g. 208 of
FIG. 16 ).
Further, in
The operation of
Referring to
In the first operating cycle X51: SEL1 and SEL 2 are high. Node A3 is charged to Vcal, and node B3 is charged to VREF. Vcal is VB±VTM in which VB is a bias voltage, and VTM the predicted VT, and VREF should be larger than VDD−VOLED0 where VOLED0 is the ON voltage of the OLED 161.
In the second operating cycle X52: SEL1 goes to zero. The gate-source voltage of the driving transistor 163 is given by:
VGS=VB=VTM+ΔVB+ΔVTM−ΔVT2−ΔVH
where VGS represents the gate-source voltage of the driving transistor 163, ΔVB, ΔVTM, ΔVT2 and ΔVH are the dynamic effects depending on VB, VTM, VT2 and VH, respectively. VT2 represents the threshold voltage of the switch transistor 164, and VH represents the change in the voltage of SELL at the beginning of second operating cycle X52 when it goes to zero.
The SA block 173 is tuned to sense the current larger than β(VB)2, so that the gate-source voltage of the driving transistor 163 is larger than (VB+VT), where β is the gain parameter in the I-V characteristic of the driving transistor 163.
As a result, after few iterations, VTM and the extracted threshold voltage VT(i, j) for the pixel (i, j) converge to:
where Cg2 represents the gate capacitance of the switch transistor 164.
In the third operating cycle X53: SEL1 is high. VDATA goes to VAR. Node A3 is charged to [VP+VT(i, j)−γ(VP−VB)].
In the fourth operating cycle X54: SEL1 and SEL2 go to zero. Considering the dynamic effects, the gate-source voltage of the driving transistor 163 can be written as:
VGS=VP+VT
Therefore, the pixel current becomes independent of the static and dynamic effects of the threshold voltage shift.
In
Referring to
During the programming cycle, the pixel current is compared with the desired current, and the threshold voltage of the driving transistor is extracted with the algorithm of
In
The step-calibration driving technique described above is applicable to the pixel circuit 190 of
The transistors 193, 194 and 195 are n-type TFTs. However, the transistors 193, 194 and 195 may be p-type TFTs. The step-calibration driving technique applied to the pixel circuit 190 is also applicable to a pixel circuit having p-type transistors. The transistors 193, 194 and 195 may be fabricated using amorphous silicon, nano/micro crystalline silicon, poly silicon, organic semiconductors technologies (e.g. organic TFT), NMOS/PMOS technology or CMOS technology (e.g. MOSFET).
The gate terminal of the driving transistor 193 is connected to a signal line VDATA through the switch transistor 194, and also connected to the storage capacitor 192. The source terminal of the driving transistor 193 is connected to the anode electrode of the OLED 191, and is connected to a monitor line MONITOR through the switch transistor 195. The drain terminal of the driving transistor 193 is connected to a voltage supply line VDD. The gate terminals of the transistors 194 and 195 are connected to select lines SEL1 and SEL2, respectively.
The transistors 193 and 194 and the storage capacitor 192 are connected at node A4. The transistor 195, the OLED 191 and the storage capacitor 192 are connected at node B4.
The structure of the pixel circuit 190 is similar to that of
Since the source terminal of the drive TFT 193 is forced to VREF during the extraction cycle (X51 and X52 or X62), the extracted data is independent of the ground bouncing. Also, during the programming cycle (X53 or X61), the source terminal of the drive TFT is forced to VREF, the gate-source voltage of the drive TFT becomes independent of the ground bouncing. As a result of these conditions, the pixel current is independent of ground bouncing.
In
The pixel current of Case II is smaller than that of Case I for a given programming voltage due to the dynamic effects of the threshold voltage shift. Also, the pixel current of Case II increases as the threshold voltage of the driving transistor increases (a), and decreases as the threshold voltage of the switch transistor decreases (b). However, the pixel current of Case I is stable. The maximum error induced in the pixel current is less than %0.5 for any shift in the threshold voltage of the driving and switch TFTs. It is obvious that ΔVT2R is larger than ΔVTR because the effect of a shift in VT on the pixel current is dominant. These two parameters are controlled by the resolution (VS) of the driver (e.g. 174 of
A gate driver 202 for selecting the pixel circuits, a drivers/SAs block 204, and a data process and calibration unit block 206 are provided to the display array 200. The drivers/SAs block 204 includes the driver 174 and the SA block 173 of
The calibration memory 208 stores the extracted threshold voltage VT(i, j) and the state s(i, j) of each pixel. A memory 210 stores the other required data for the normal operation of a display including gamma correction, resolution, contrast, and etc. The DPU block performs the normal tasks assigned to a controller and scheduler in a display. Besides, the algorithm of
As shown in
Therefore, the maximum time required to refresh a frame is:
τF=n·τP+τE
where τF. represents the frame time, τP represents the time required to write the pixel data into the storage capacitor (e.g. 162 of
Assuming τE=m·τP, the frame time τF can be written as:
τF=(n+m)·τP
where m represents the timing required for the extraction cycles in the scale of programming cycle timing (τP).
For example, for a Quarter Video Graphics Array (QVGA) display (240×320) with frame rate of 60 Hz, if m=10, the programming time of each row is 6611 s, and the extraction time is 0.66 ms.
It is noted that the step-calibration driving technique described above is applicable to any current-programmed pixel circuit other than those of
Using the step-calibration driving technique, the time dependent parameter(s) of a pixel, such as threshold shift, is extracted. Then, the programming-voltage is calibrated with the extracted information, resulting in a stable pixel current over time. Further, a stable current independent of the pixel aging under prolonged display operation can be is provided to the pixel circuit, which efficiently improves the display operating lifetime.
A technique for programming, extracting time dependent parameters of a pixel and driving the pixel in accordance with a further embodiment of the present invention is described in detail. The technique includes extracting information on the aging of a pixel (e.g. OLED luminance) by monitoring OLED voltage or OLED current, and generating luminance. The programming voltage is calibrated with the extracted information, resulting in stable brightness over time.
Since the OLED voltage/current has been reported to be correlated with the brightness degradation in the OLED (e.g. 161 of
For example, during the driving cycle, the voltage/current of the OLED (161 of
During the first operating cycle X71, SEL1 and SEL2 are high, and VDATA is zero. The gate-source voltage of the driving transistor (e.g. 163 of
During the second operating cycle X72, SEL2 is high and SELL is low. The OLED voltage or current is extracted through the MONITOR line using the algorithm presented in
In the above description, the algorithm of
The operating cycle X73 can be any operating cycle including the programming cycle. This depends on the status of the panel after OLED extraction. If it is during the operation, then X73 is the programming cycle of the waveforms in
Referring to
The transistors 223, 224 and 225 are n-type TFTs. However, the transistors 223, 224 and 225 may be p-type TFTs. The voltage/current extraction technique applied to the pixel circuit 220 is also applicable to a pixel circuit having p-type transistors. The transistors 223, 224 and 225 may be fabricated using amorphous silicon, nano/micro crystalline silicon, poly silicon, organic semiconductors technologies (e.g. organic TFT), NMOS/PMOS technology or CMOS technology (e.g. MOSFET).
The gate terminal of the driving transistor 223 is connected to the source terminal of the switch transistor 224, and also connected to the storage capacitor 222. The one terminal of the driving transistor 223 is connected to a common ground. The other terminal of the driving transistor 223 is connected to a monitor and data line MONITOR/DATA through the switch transistor 235, and is also connected to the cathode electrode of the OLED 221.
The gate terminal of the switch transistor 224 is connected to a select line SELL. The one terminal of the switch transistor 224 is connected to the gate terminal of the driving transistor 223, and is connected to the storage capacitor 222. The other terminal of the switch transistor 224 is connected to the cathode electrode of the OLED 221.
The gate terminal of the switch transistor 225 is connected to a select line SEL2. The one terminal of the switch transistor 225 is connected to MONITOR/DATA. The other terminal of the switch transistor 225 is connected to the driving transistor 223 and the cathode electrode of the OLED 221. The anode electrode of the OLED 221 is connected to a voltage supply electrode or line VDD.
The transistors 223 and 224 and the storage capacitor 222 are connected at node A5. The transistors 223 and 225 and the OLED 221 are connected at node B5.
The pixel circuit 220 is similar to the pixel circuit 160 of
Referring to
During the first operating cycle X81, SELL and SEL2 are high and MONITOR/DATA is zero. The gate-source voltage of the driving transistor (223 of
During the second operating cycle X82, a current or voltage is applied to the OLED through the MONITOR/DATA line, and its voltage or current is extracted. As described above, the shift in the OLED voltage is extracted using the algorithm presented in
The operating cycle X83 can be any operating cycle including the programming cycle. This depends on the status of the panel after OLED extraction.
The OLED voltage/current can be extracted during the driving cycle of the pixel circuit 220 of
Referring to
The transistors 233, 234 and 235 are n-type TFTs. However, the transistors 233, 234 and 235 may be p-type TFTs. The voltage/current extraction technique applied to the pixel circuit 230 is also applicable to a pixel circuit having p-type transistors. The transistors 233, 234 and 235 may be fabricated using amorphous silicon, nano/micro crystalline silicon, poly silicon, organic semiconductors technologies (e.g. organic TFT), NMOS/PMOS technology or CMOS technology (e.g. MOSFET).
The gate terminal of the driving transistor 233 is connected to the source terminal of the switch transistor 234, and also connected to the storage capacitor 232. The one terminal of the driving transistor 233 is connected to a voltage supply line VDD. The other terminal of the driving transistor 233 is connected to a monitor and data line MONITOR/DATA through the switch transistor 235, and is also connected to the anode electrode of the OLED 231.
The gate terminal of the switch transistor 234 is connected to a select line SELL. The one terminal of the switch transistor 234 is connected to the gate terminal of the driving transistor 233, and is connected to the storage capacitor 232. The other terminal of the switch transistor 234 is connected to VDD.
The gate terminal of the switch transistor 225 is connected to a select line SEL2. The one terminal of the switch transistor 235 is connected to MONITOR/DATA. The other terminal of the switch transistor 235 is connected to the driving transistor 233 and the anode electrode of the OLED 231. The anode electrode of the OLED 231 is connected to VDD.
The transistors 233 and 234 and the storage capacitor 232 are connected at node A6. The transistors 233 and 235 and the OLED 231 are connected at node B5.
The pixel circuit 230 is similar to the pixel circuit 190 of
Referring to
During the first operating cycle X91, SEL1 and SEL2 are high and VDD goes to zero. The gate-source voltage of the driving transistor (e.g. 233 of
During the second operating cycle X92, a current (voltage) is applied to the OLED (e.g. 231 of
The operating cycle X93 can be any operating cycle including the programming cycle. This depends on the status of the panel after OLED extraction.
The OLED voltage can be extracted during the driving cycle of the pixel circuit 230 of
As reported, the OLED characteristics improve under negative bias stress. As a result, a negative bias related to the stress history of the pixel, extracted from the OLED voltage/current, can be applied to the OLED during the time in which the display is not operating. This method can be used for any pixel circuit presented herein.
Using the OLED voltage/current extraction technique, a pixel circuit can provide stable brightness that is independent of pixel aging under prolonged display operation, to efficiently improve the display operating lifetime.
A technique for reducing the unwanted emission in a display array having a light emitting device in accordance with an embodiment of the present invention is described in detail. This technique includes removing OLED from a programming path during a programming cycle. This technique can be adopted in hybrid driving technique to extract information on the precise again of a pixel, e.g. the actual threshold voltage shift/mismatch of the driving transistor. The light emitting device is turned off during the programming/calibration cycle so that it prevents the unwanted emission and effect of the light emitting device on the pixel aging. This technique can be applied to any current mirror pixel circuit fabricated in any technology including poly silicon, amorphous silicon, crystalline silicon, and organic materials.
The transistors 253, 254, 255 and 256 are n-type TFTs. However, the transistors 253, 254, 255 and 256 may be p-type TFTs. The OLED removing technique applied to the pixel circuit 250 is also applicable to a pixel circuit having p-type transistors. The transistors 253, 254, 255 and 256 may be fabricated using amorphous silicon, nano/micro crystalline silicon, poly silicon, organic semiconductors technologies (e.g. organic TFT), NMOS/PMOS technology or CMOS technology (e.g. MOSFET).
The transistors 253, 254 and 256 and the storage capacitor 252 are connected at node A10. The transistors 253 and 254, the OLED 251 and the storage capacitor 252 are connected at node B10.
In the conventional current programming, SEL goes high, and a programming current (IP) is applied to IDATA. Considering that the width of the mirror transistor 253 is “m” times larger than the width of the mirror transistor 254, the current flowing through the OLED 251 during the programming cycle is (m+1)IP. When “m” is large to gain significant speed improvement, the unwanted emission may become considerable.
By contrast, according to the OLED removing technique, VDD is brought into a lower voltage. This ensures the OLED 251 to be removed from a programming path as shown in
During a programming cycle, SEL is high and VDD goes to a reference voltage (Vref) in which the OLED 251 is reversely biased. Therefore, the OLED 251 is removed from the current path during the programming cycle.
During the programming cycle, the pixel circuit 250 may be programmed with scaled current through IDATA without experiencing unwanted emission.
During the programming cycle, the pixel circuit 250 may be programmed with current and using one of the techniques describe above. The voltage of the IDATA line is read back to extract the threshold voltage of the mirror transistor 253 which is the same as threshold voltage of the driving transistor 254.
Also, during the programming cycle, the pixel circuit 250 may be programmed with voltage through the IDATA line, using one of the techniques describe above. The current of the IDATA line is read back to extract the threshold voltage of the mirror transistor 253 which is the same as threshold voltage of the driving transistor 254.
The reference voltage Vref is chosen so that the voltage at node B10 becomes smaller than the ON voltage of the OLED 251. As a result, the OLED 251 turns off and the unwanted emission is zero. The voltage of the IDATA line includes
VP+VT+ΔVT (3)
where VP includes the drain-source voltage of the driving transistor 254 and the gate-source voltage of the transistor 253, VT is the threshold voltage of the transistor 253 (254), and ΔVT is the VT shift/mismatch.
At the end of the programming cycle, VDD goes to its original value, and so voltage at node B10 goes to the OLED voltage VOLED. At the driving cycle, SEL is low. The gate voltage of the transistor 254/253 is fixed and stored in the storage capacitor 252, since the switch transistors 255 and 256 are off. Therefore, the pixel current during the driving cycle becomes independent of the threshold voltage VT.
The OLED removing technique can be adopted in hybrid driving technique to extract the VT-shift or VT-mismatch. From (3), if the pixel is programmed with the current, the only variant parameter in the voltage of the DATA line is the VT shift/mismatch (ΔVT). Therefore, ΔVT can be extracted and the programming data can be calibrated with ΔVT.
The controller and scheduler 262 may include functionality of the display controller and scheduler 64 of
The simulation result for the voltage on IDATA line for different VT is illustrated in
The unwanted emission is reduced significantly resulting in a higher resolution. Also, individual extraction of circuit aging and light emitting device aging become possible, leading in a more accurate calibration.
It is noted that each of the transistors shown in FIGS. 4-8,14, 20, 21, 23 and 24 can be replaced with a p-type transistor using the concept of complementary circuits.
The display system 100 further includes a current supply and readout circuit 120, which reads output data from data output lines, VD [k], VD [k+1], and so forth, one for each column of pixels 104 in the pixel array 102.
As is known, each pixel 104 in the display system 100 needs to be programmed with information indicating the brightness of the light emitting device in the pixel 104. A frame defines the time period that includes: (i) a programming cycle or phase during which each and every pixel in the display system 100 is programmed with a programming voltage indicative of a brightness; and (ii) a driving or emission cycle or phase during which each light emitting device in each pixel is turned on to emit light at a brightness commensurate with the programming voltage stored in a storage element. A frame is thus one of many still images that compose a complete moving picture displayed on the display system 100. There are at least schemes for programming and driving the pixels: row-by-row, or frame-by-frame. In row-by-row programming, a row of pixels is programmed and then driven before the next row of pixels is programmed and driven. In frame-by-frame programming, all rows of pixels in the display system 100 are programmed first, and all rows of pixels are driven at once. Either scheme can employ a brief vertical blanking time at the beginning or end of each frame during which the pixels are neither programmed nor driven.
The components located outside of the pixel array 102 may be disposed in a peripheral area 106 around the pixel array 102 on the same physical substrate on which the pixel array 102 is disposed. These components include the gate driver 108, the source driver 110, the optional supply voltage driver 114, and a current supply and readout circuit 120. Alternately, some of the components in the peripheral area 106 may be disposed on the same substrate as the pixel array 102 while other components are disposed on a different substrate, or all of the components in the peripheral area can be disposed on a substrate different from the substrate on which the pixel array 102 is disposed. Together, the gate driver 108, the source driver 110, and the supply voltage driver 114 make up a display driver circuit. The display driver circuit in some configurations can include the gate driver 108 and the source driver 110 but not the supply voltage control 114.
When biased in saturation, the first order I-V characteristic of a metal oxide semiconductor (MOS) transistor (a thin film transistor in this case of interest) is modeled as:
where ID is the drain current and VGS is the voltage difference applied between gate and source terminals of the transistor. The thin film transistor devices implemented across the display system 100 demonstrate non-uniform behavior due to aging and process variations in mobility (p) and threshold voltage (Vth). Accordingly, for a constant voltage difference applied between gate and source, VGS, each transistor on the pixel matrix 102 may have a different drain current based on a non-deterministic mobility and threshold voltage:
ID(i,j)=f(μi,jVth i,j)
where i and j are the coordinates (row and column) of a pixel in an n×m array of pixels such as the array of pixels 102 in
The driver circuit 202 includes a drive transistor 220, an organic light emitting device 222, a drain storage capacitor 224, a source storage capacitor 226, and a select transistor 228. A supply line 212 provides the supply voltage and also a monitor path (for the readout circuit 204) to a column of driver circuits such as the driver circuit 202. A select line input 230 is coupled to the gate of the select transistor 228. A programming data input 232 is coupled to the gate of the drive transistor 220 through the select transistor 228. The drain of the drive transistor 220 is coupled to the supply voltage line 212 and the source of the drive transistor 220 is coupled to the OLED 222. The select transistor 228 controls the coupling of the programming input 230 to the gate of the drive transistor 220. The source storage capacitor 226 is coupled between the gate and the source of the drive transistor 220. The drain storage capacitor 224 is coupled between the gate and the drain of the drive transistor 220. The OLED 222 has a parasitic capacitance that is modeled as a capacitor 240. The supply voltage line 212 also has a parasitic capacitance that is modeled as a capacitor 242. The drive transistor 220 in this example is a thin film transistor that is fabricated from amorphous silicon. Of course other materials such as polysilicon or metal oxide may be used. A node 244 is the circuit node where the source of the drive transistor 220 and the anode of the OLED 222 are coupled together. In this example, the drive transistor 220 is an n-type transistor. The system 200 may be used with a p-type drive transistor in place of the n-type drive transistor 220 as will be explained below.
The readout circuit 204 includes the charge-pump circuit 206 and the switch-box circuit 208. The charge-pump circuit 206 includes an amplifier 250 having a positive and negative input. The negative input of the amplifier 250 is coupled to a capacitor 252 (Cm) in parallel with a switch 254 in a negative feedback loop to an output 256 of the amplifier 250. The switch 254 (S4) is utilized to discharge the capacitor 252 Cint during the pre-charge phase. The positive input of the amplifier 250 is coupled to a common mode voltage input 258 (VCM). The output 256 of the amplifier 250 is indicative of various extracted parameters of the drive transistor 220 and OLED 222 as will be explained below.
The switch-box circuit 208 includes several switches 260, 262 and 264 (S1, S2 and S3) to steer current to and from the pixel driver circuit 202. The switch 260 (S1) is used during the reset phase to provide a discharge path to ground. The switch 262 (S2) provides the supply connection during normal operation of the pixel 104 and also during the integration phase of readout. The switch 264 (S3) is used to isolate the charge-pump circuit 206 from the supply line voltage 212 (VD).
The general readout concept for the two transistor pixel driver circuit 202 for each of the pixels 104, as shown in
Assuming that the capacitor 240 (COLED) is initially discharged, it takes some time for the capacitor 240 (COLED) to charge up to a voltage level that turns the drive transistor 220 off. This voltage level is a function of the threshold voltage of the drive transistor 220. The voltage applied to the programming data input 232 (VData) must be low enough such that the settled voltage of the OLED 222 (VOLED) is less than the turn-on threshold voltage of the OLED 222 itself. In this condition, VData−VOLED is a linear function of the threshold voltage (Vth) of the drive transistor 220. In order to extract the mobility of a thin film transistor device such as the drive transistor 220, the transient settling of such devices, which is a function of both the threshold voltage and mobility, is considered. Assuming that the threshold voltage deviation among the TFT devices such as the drive transistor 220 is compensated, the voltage of the node 244 sampled at a constant interval after the beginning of integration is a function of mobility only of the TFT device such as the drive transistor 220 of interest.
During the reset phase 320, the input signal 304 (φ1) to the switch 260 is set high in order to provide a discharge path to ground. The signals 306, 308 and 310 (φ2, φ3, φ4) to the switches 262, 264 and 250 are kept low in this phase. A high enough voltage level (VRST
During the integration phase 322, the signal 304 (φ2) to the switch 262 stays high which provides a charging path from the voltage source 210 through the switch 262. The signals 304, 308 and 310 (φ1, φ3, φ4) to the switches 260, 264 and 250 are kept low in this phase. The programming voltage input 232 (VData) is set to a voltage level (VINT
When the integration time is long enough, the charge stored on capacitor 240 (Coled) will be a function of the threshold voltage of the drive transistor 220. For a shortened integration time, the voltage at the node 244 will experience an incomplete settling and the stored charge on the capacitor 240 (Coled) will be a function of both the threshold voltage and mobility of the drive transistor 220. Accordingly, it is feasible to extract both parameters by taking two separate readings with short and long integration phases.
During the pre-charge phase 324, the signals 304 and 306 (φ1, φ2) to switches 260 and 262 are set low. Once the input signal 310 (φ4) to the switch 254 is set high, the amplifier 250 is set in a unity feedback configuration. In order to protect the output stage of the amplifier 250 against short-circuit current from the supply voltage 210, the signal 308 (φ3) to the switch 264 goes high when the signal 306 (φ2) to the switch 262 is set low. When the switch 264 is closed, the parasitic capacitance 242 of the supply line is precharged to the common mode voltage, VCM. The common mode voltage, VCM, is a voltage level which must be lower than the ON voltage of the OLED 222. Right before the end of pre-charge phase, the signal 310 (φ4) to the switch 254 is set low to prepare the charge pump amplifier 250 for the read cycle.
During the read phase 336, the signals 304, 306 and 310 (φ1, φ2, φ4) to the switches 260, 262 and 254 are set low. The signal 308 (φ3) to the switch 264 is kept high to provide a charge transfer path from the drive circuit 202 to the charge-pump amplifier 250. A high enough voltage 312 (VRD
For a shortened integration time, the accumulated charge on the capacitor 252 (Cint) is given by:
Consequently, the output voltage 256 of the charge-pump amplifier 250 at the end of read cycle equals:
Hence, the threshold voltage and the mobility of the drive transistor 220 may be extracted by reading the output voltage 256 of the amplifier 250 in the middle and at the end of the read phase 326.
During the reset phase 340, a high enough voltage level 332 (VRST
During the integration phase 342, the signal 306 (φ2) to the switch 262 stays high which provides a charging path from the voltage source 210 through the switch 262. The programming voltage input 232 (VData) is set to a voltage level 332 (VINT
During the pre-charge phase 344, the drive transistor 220 is turned off by the signal 332 to the programming input 232. The capacitor 240 (Coled) is allowed to discharge until it reaches the turn-on voltage of OLED 222 by the end of the pre-charge phase 344.
During the read phase 346, a high enough voltage 332 (VRD
The signal 308 (φ3) to the switch 264 is kept high to provide a charge transfer path from the drive circuit 202 to the charge-pump amplifier 250. Thus the output voltage signal 336 may be used to determine the turn-on voltage of the OLED 220.
During the reset phase 350, the signals 368 and 370 (φ3, φ4) for the switches 264 and 254 are set high in order to provide a discharge path to virtual ground. A high enough voltage 372 (VRST
During the pre-charge phase 354, the drive transistor 220 is turned off by applying an off voltage 372 (VOFF) to the programming input 232 in
At the beginning of the read/integrate phase 356, the programming voltage input 232 (VData) is raised to VINT
As indicated by the above equation, in the case of the direct reading, the output voltage has a positive polarity. Thus, the threshold voltage of the drive transistor 220 may be determined by the output voltage of the amplifier 250.
As explained above, the drive transistor 220 in
As shown in
During the integrate/pre-charge phase 422, the common-mode voltage on the common voltage input 258 is reduced to VCMint and the programming input 232 (VData) is increased to a level 412 (VINT
The read phase 424 is initiated by decreasing the signal 412 at the programming input 232 (VData) to VRD
The readout process starts by first resetting the capacitor 240 (COLED) in the reset phase 450. The signal 434 (φ1) to the switch 260 is set high to provide a discharge path to ground. The signal 442 to the programming input 232 (VData) is lowered to VRST
In the integrate phase 452, the signals 434 and 436 (φ1, φ2) to the switches 260 and 262 are set to off and on states respectively, to provide a charging path to the OLED 222. The capacitor 240 (COLED) is allowed to charge until the voltage 444 at node 244 goes beyond the threshold voltage of the OLED 222 to turn it on. Before the end of the integration phase 452, the voltage signal 442 to the programming input 232 (VData) is raised to VOFF to turn the drive transistor 220 off.
During the pre-charge phase 454, the accumulated charge on the capacitor 240 (COLED) is discharged into the OLED 222 until the voltage 444 at the node 244 reaches the threshold voltage of the OLED 222. Also, in the pre-charge phase 454, the signals 434 and 436 (φ1, φ2) to the switches 260 and 262 are turned off while the signals 438 and 440 (φ3, φ4) to the switches 264 and 254 are set on. This provides the condition for the amplifier 250 to precharge the supply line 212 (VD) to the common mode voltage input 258 (VCM) provided at the positive input of the amplifier 250. At the end of the pre-charge phase, the signal 430 ( 4) to the switch 254 is turned off to prepare the charge-pump amplifier 250 for the read phase 456.
The read phase 456 is initiated by turning the drive transistor 220 on when the voltage 442 to the programming input 232 (VData) is lowered to VRD
The extraction process is initiated by simultaneous pre-charging of the drain storage capacitor 224, the source storage capacitor 226, the capacitor 240 (COLED) and the capacitor 242 in
At the beginning of the integrate phase 482, the signal 470 (φ4) to the switch 254 is turned off in order to allow the charge-pump amplifier 250 to integrate the current through the drive transistor 220. The output voltage 256 of the charge-pump amplifier 250 will incline at a constant rate which is a function of the threshold voltage of the drive transistor 220 and its gate-to-source voltage. Before the end of the integrate phase 482, the signal 468 (φ3) to the switch 264 is turned off to isolate the charge-pump amplifier 250 from the driver circuit 220. Accordingly, the output voltage 256 of the amplifier 250 is given by:
where ITFT is the drain current of the drive transistor 220 which is a function of the mobility and (VCM−VData−|Vth|). Tint is the length of the integration time. In the optional read phase 484, the signal 468 (φ3) to the switch 264 is kept low to isolate the charge-pump amplifier 250 from the driver circuit 202. The output voltage 256, which is a function of the mobility and threshold voltage of the drive transistor 220, may be sampled any time during the read phase 484.
The process starts by activating the select signal corresponding to the desired row of pixels in array 102. As illustrated in
The select signal 489n or 489p will be kept active during the pre-charge and integrate cycles 486 and 487. The φ1 and φ2 inputs 490 and 491 are inactive in this readout method. During the pre-charge cycle, the switch signals 492 φ3 and 493 φ4 are set high in order to provide a signal path such that the parasitic capacitance 242 of the supply line (Cr) and the voltage at the node 244 are pre-charged to the common-mode voltage (VCMOLED) provided to the non-inverting terminal of the amplifier 250. A high enough drive voltage signal 494n or 494p (VON
which is a measure of how much the OLED has aged. Tint in this equation is the time interval between the falling edge of the switch signal 493 (φ4) to the falling edge of the switch signal 492 (φ3).
Similar extraction processes of a two transistor type driver circuit such as that in
The drive circuit 502 includes a drive transistor 520, an organic light emitting device 522, a drain storage capacitor 524, a source storage capacitor 526 and a select transistor 528. A select line input 530 is coupled to the gate of the select transistor 528. A programming input 532 is coupled through the select transistor 528 to the gate of the drive transistor 220. The select line input 530 is also coupled to the gate of an output transistor 534. The output transistor 534 is coupled to the source of the drive transistor 520 and a voltage monitoring output line 536. The drain of the drive transistor 520 is coupled to the supply voltage source 510 and the source of the drive transistor 520 is coupled to the OLED 522. The source storage capacitor 526 is coupled between the gate and the source of the drive transistor 520. The drain storage capacitor 524 is coupled between the gate and the drain of the drive transistor 520. The OLED 522 has a parasitic capacitance that is modeled as a capacitor 540. The monitor output voltage line 536 also has a parasitic capacitance that is modeled as a capacitor 542. The drive transistor 520 in this example is a thin film transistor that is fabricated from amorphous silicon. A voltage node 544 is the point between the source terminal of the drive transistor 520 and the OLED 522. In this example, the drive transistor 520 is an n-type transistor. The system 500 may be implemented with a p-type drive transistor in place of the drive transistor 520.
The readout circuit 504 includes the charge-pump circuit 506 and the switch-box circuit 508. The charge-pump circuit 506 includes an amplifier 550 which has a capacitor 552 (Cint) in a negative feedback loop. A switch 554 (S4) is utilized to discharge the capacitor 552 Cint during the pre-charge phase. The amplifier 550 has a negative input coupled to the capacitor 552 and the switch 554 and a positive input coupled to a common mode voltage input 558 (VCM). The amplifier 550 has an output 556 that is indicative of various extracted factors of the drive transistor 520 and OLED 522 as will be explained below.
The switch-box circuit 508 includes several switches 560, 562 and 564 to direct the current to and from the drive circuit 502. The switch 560 is used during the reset phase to provide the discharge path to ground. The switch 562 provides the supply connection during normal operation of the pixel 104 and also during the integration phase of the readout process. The switch 564 is used to isolate the charge-pump circuit 506 from the supply line voltage source 510.
In the three transistor drive circuit 502, the readout is normally performed through the monitor line 536. The readout can also be taken through the voltage supply line from the supply voltage source 510 similar to the process of timing signals in
The three transistor drive circuit 502 may be programmed differentially through the programming voltage input 532 and the monitoring output 536. Accordingly, the reset and pre-charge phases may be merged together to form a reset/pre-charge phase and which is followed by an integrate phase and a read phase.
The voltage level of the common mode input 558 (VCM) determines the voltage on the output monitor line 536 and hence the voltage at the node 544. The voltage to the common mode input 558 (VCMTFT) should be low enough such that the OLED 522 does not turn on. In the pre-charge phase 620, the voltage signal 612 to the programming voltage input 532 (VData) is high enough (VRST
At the beginning of the integrate phase 622, the voltage 602 to the select input 530 is deactivated to allow a charge to be stored on the capacitor 540 (COLED). The voltage at the node 544 will start to rise and the gate voltage of the drive transistor 520 will follow that with a ratio of the capacitance value of the source capacitor 526 over the capacitance of the source capacitor 526 and the drain capacitor 524 [CS1/(CS1+CS2)]. The charging will complete once the difference between the gate voltage of the drive transistor 520 and the voltage at node 544 is equal to the threshold voltage of the drive transistor 520. Before the end of the integration phase 622, the signal 610 (φ4) to the switch 554 is turned off to prepare the charge-pump amplifier 550 for the read phase 624.
For the read phase 624, the signal 602 to the select input 530 is activated once more. The voltage signal 612 on the programming input 532 (VRD
Before the end of the read phase 624, the signal 608 (φ3) to the switch 564 turns off to isolate the charge-pump circuit 506 from the drive circuit 502.
At the beginning of the integrate phase 654, the signal 632 to the select input 530 is deactivated to allow a charge to be stored on the capacitor 540 (COLED). The voltage at the node 544 will start to fall and the gate voltage of the drive transistor 520 will follow with a ratio of the capacitance value of the source capacitor 526 over the capacitance of the source capacitor 526 and the drain capacitor 524 [CS1/(CS1+CS2)]. The discharging will complete once the voltage at node 544 reaches the ON voltage (VOLED) of the OLED 522. Before the end of the integration phase 654, the signal 640 (φ4) to the switch 554 is turned off to prepare the charge-pump circuit 506 for the read phase 656.
For the read phase 656, the signal 632 to the select input 530 is activated once more. The voltage 642 on the (VRD
The signal 638 (φ3) turns off before the end of the read phase 656 to isolate the charge-pump circuit 508 from the drive circuit 502.
As shown, the monitor output transistor 534 provides a direct path for linear integration of the current for the drive transistor 520 or the OLED 522. The readout may be carried out in a pre-charge and integrate cycle. However,
The direct integration readout process of the n-type drive transistor 520 in
At the beginning of the integrate phase 678, the signal 668 (φ4) to the switch 554 is turned off in order to allow the charge-pump amplifier 550 to integrate the current from the drive transistor 520. The output voltage 674 of the charge-pump amplifier 550 declines at a constant rate which is a function of the threshold voltage, mobility and the gate-to-source voltage of the drive transistor 520. Before the end of the integrate phase, the signal 666 (φ3) to the switch 564 is turned off to isolate the charge-pump circuit 508 from the drive circuit 502. Accordingly, the output voltage is given by:
where ITFT is the drain current of drive transistor 520 which is a function of the mobility and (VData−VCM−Vth). Tint is the length of the integration time. The output voltage 674, which is a function of the mobility and threshold voltage of the drive transistor 520, may be sampled any time during the read phase 680.
The readout process in
At the beginning of the integrate phase 698, the signal 690 (φ4) to the switch 552 is turned off in order to allow the charge-pump amplifier 550 to integrate the current from the OLED 522. The output voltage 696 of the charge-pump amplifier 550 will incline at a constant rate which is a function of the threshold voltage and the voltage across the OLED 522.
Before the end of the integrate phase 698, the signal 668 (φ3) to the switch 564 is turned off to isolate the charge-pump circuit 508 from the drive circuit 502. Accordingly, the output voltage is given by:
where IOLED is the OLED current which is a function of (VCM−Vth), and Tint is the length of the integration time. The output voltage, which is a function of the threshold voltage of the OLED 522, may be sampled any time during the read phase 699.
The controller 112 in
In addition, two or more computing systems or devices may be substituted for any one of the controllers described herein. Accordingly, principles and advantages of distributed processing, such as redundancy, replication, and the like, also can be implemented, as desired, to increase the robustness and performance of controllers described herein. The controllers may also be implemented on a computer system or systems that extend across any network environment using any suitable interface mechanisms and communications technologies including, for example telecommunications in any suitable form (e.g., voice, modem, and the like), Public Switched Telephone Network (PSTNs), Packet Data Networks (PDNs), the Internet, intranets, a combination thereof, and the like.
The operation of the example data extraction process, will now be described with reference to the flow diagram shown in
A pixel 104 under study is selected by turning the corresponding select and programming lines on (700). Once the pixel 104 is selected, the readout is performed in four phases. The readout process begins by first discharging the parasitic capacitance across the OLED (Coled) in the reset phase (702). Next, the drive transistor is turned on for a certain amount of time which allows some charge to be accumulated on the capacitance across the OLED Coled (704). In the integrate phase, the select transistor is turned off to isolate the charge on the capacitance across the OLED Coled and then the line parasitic capacitance (CP) is precharged to a known voltage level (706). Finally, the drive transistor is turned on again to allow the charge on the capacitance across the OLED Coled to be transferred to the charge-pump amplifier output in a read phase (708). The amplifier's output represent a quantity which is a function of mobility and threshold voltage. The readout process is completed by deselecting the pixel to prevent interference while other pixels are being calibrated (710).
In both processes, the generated voltage is post-processed to resolve the parameter of interest such as threshold voltage or mobility of the drive transistor or the turn-on voltage of the OLED (820). The extracted parameters may be then used for various applications (822). Examples of using the parameters include modifying the programming data according to the extracted parameters to compensate for pixel variations (824). Another example is to pre-age the panel of pixels (826). Another example is to evaluate the process yield of the panel of pixels after fabrication (828).
The parameters of interest may be stored as represented by the box 920. The parameters of interest in this example may include the threshold voltage of the drive transistor, the mobility of the drive transistor and the turn-on voltage of the OLED. The functions of the switch box 902 are represented by the box 922. The functions include steering current in and out of the pixel circuit 900, providing a discharge path between the pixel circuit 900 and the charge-pump of the readout circuit 904 and isolating the charge-pump of the readout circuit 904 from the pixel circuit 900. The functions of the readout circuit 904 are represented by the box 924. One function includes transferring a charge from the internal capacitance of the pixel circuit 900 to the capacitor of the readout circuit 904 to generate a voltage proportional to that charge in the case of in-pixel integration as in steps 800-804 in
During the integrate phase 1002, the signal RD goes low, the gate voltage VA remains at Vint, and the voltage VB at the source (node 544) is charged back to a voltage which is a function of TFT characteristics (including mobility and threshold voltage), e.g., (Vinit−VT). If the integrate phase 1002 is long enough, the voltage VB will be a function of threshold voltage (VT) only.
During the read phase 1003, the signal SEL is low, VA drops to (Vinit+Vb−Vt) and VB drops to Vb. The charge is transferred from the total capacitance CT at node 544 to the integrated capacitor (Cint) 552 in the readout circuit 504. The output voltage Vout can be read using an Analog-to-Digital Convertor (ADC) at the output of the charge amplifier 550. Alternatively, a comparator can be used to compare the output voltage with a reference voltage while adjusting Vinit until the two voltages become the same. The reference voltage may be created by sampling the line without any pixel connected to the line during one phase and sampling the pixel charge in another phase.
-
- 1. During a programming cycle, the pixel is programmed with a programming voltage VP supplied to node A from the line Vdata via the transistor T2, and node B is connected to a reference voltage Vref from line VMonitor/Vref via the transistor T3.
- 2. During a discharge cycle, a read signal RD turns off the transistor T3, and so the voltage at node B is adjusted to partially compensate for variation (or aging) of the drive transistor T1.
- 3. During a driving phase, a write signal WR turns off the transistor T2, and after a delay (that can be zero), a signal EM turns on the transistor T4 to connect the supply voltage Vdd to the drive transistor T1. Thus, the current of the drive transistor T1 is controlled by the voltage stored in a capacitor CS, and the same current goes to the OLED.
In another configuration, a reference voltage Vref is supplied to node A from the line Vdata via the switching transistor T2, and node B is supplied with a programming voltage Vp from the Monitor/Vdata line via the read transistor T3. The operation in this case is as follows:
-
- 1. During the programming cycle, the node A is charged to the reference voltage Vref supplied from the line Vdata via the transistor T2, and node B is supplied with a programming voltage Vp from the line monitor/Vref via the transistor T3.
- 2. During the discharge cycle, the read signal RD turns off the transistor T3, and so the voltage at node B is adjusted to partially compensate for variation (or aging) of the drive transistor T1.
- 3. During the drive phase, the write signal WR turns off the transistor T2, and after a delay (that can be zero), the signal EM turns on the transistor T4 to connect the supply voltage Vdd to the drive transistor T1. Thus, the current of the drive transistor T1 is controlled by the voltage stored in the storage capacitor CS, and the same current goes to the OLED.
If two or more pixels share the same monitor lines, the pixels that are not selected for OLED measurement are turned OFF by applying an OFF voltage to their drive transistors T1.
-
- 1. The OLED is charged with an ON voltage during a reset phase.
- 2. The signal Vdata turns off the drive transistor T1 during a discharge phase, and so the OLED voltage is discharged through the OLED to an OFF voltage.
- 3. The OFF voltage of the OLED is read back through the drive transistor T1 and the read transistor T3 during a readout phase.
The following is a procedure for compensating for a parasitic parameter:
-
- 1. Measure the pixel in state one with a set of voltages/currents (either external voltages/currents or internal voltages/currents).
- 2. Measure the pixel in state two with a different set of voltages/currents (either external voltages/currents or internal voltages/currents).
- 3. Based on a pixel model that includes the parasitic parameters, extract the parasitic parameters from the previous two measurements (if more measurements are needed for the model, repeat step 2 for different sets of voltages/currents).
Another technique is to extract the parasitic effect experimentally. For example, one can subtract the two set of measurements, and add the difference to other measurements by a gain. The gain can be extracted experimentally. For example, the scaled difference can be added to a measurement set done for a panel for a specific gray scale. The scaling factor can be adjusted experimentally until the image on the panel meets the specifications. This scaling factor can be used as a fixed parameter for all the other panels after that.
One method of external measurement of parasitic parameters is current readout. In this case, for extracting parasitic parameters, the external voltage set by a measurement circuit can be changed for two sets of measurements.
To extract the parasitic effect during the measurement, one can have a different voltage VB at the monitor line during measurement than it is during the programming cycle (Vref). Thus, the gate-source voltage VGS during measurement will be [(VP−Vref) CS/(CP+CS)−VBCP/(CP+CS)]. Two different VB's (VB1 and VB2) can be used to extract the value of the parasitic capacitance CP. In one case, the voltage VP is the same and the current for the two cases will be different. One can use pixel current equations and extract the parasitic capacitance CP from the difference in the two currents. In another case, one can adjust one of the VP's to get the same current as in the other case. In this condition, the difference will be (VB1−VB2) CP/(CP+CS). Thus, CP can be extracted since all the parameters are known.
A pixel with charge readout capability is illustrated in
When it is desired to read the charge integrated in an internal capacitor, two different integration times may be used to extract the parasitic capacitance, in addition to adjusting voltages directly. For example, in the pixel circuit shown in
As the voltage of node B increases, the effect of parasitic parameters on the pixel current becomes greater. Thus, the measurement with the longer integration time results in a larger voltage at node B, and thus is more affected by the parasitic parameters. The charge values and the pixel equations can be used to extract the parasitic parameters. Another method is to make sure the normalized measured charge with the integration time is the same for both cases by adjusting the programming voltage. The difference between the two voltages can then be used to extract the parasitic capacitances, as discussed above.
To eliminate the effect of the parasitic capacitance on the measurement, the measurement biasing is preferably very close to the driving condition. The process is as follows:
-
- 1) Measure or calculate the biasing voltages of the internal node during a driving cycle for a desired measurement level. For example, if the desired measurement value is 1 uA out of the drive TFT, the internal node voltages are calculated (measured or simulated) during the driving cycle where the drive TFT provides 1 uA.
- 2) Modify the voltages that are not affecting the measurement to eliminate the unwanted cross talk.
- 3) If needed, remove the unwanted signals that affecting the unwanted measurement signal by double sampling.
The above process can be repeated for any pixel circuits and any signals selected for measurement. For example, the above process can be performed to measure the drive TFT current on the pixel circuit depicted in
-
- 1) Here, the biasing level of node A is defined by the data voltage, and the biasing condition of the node B is controlled by the OLED during the driving and by the monitor line during the measurement. So the OLED voltage is calculated or measured during the driving cycle for a given current. To calculate the OLED voltage, an OLED model can be used to extract the OLED voltage for a given current. To measure the OLED voltage, a known current is applied to each OLED, and the resulting voltage is measured, or reference samples can be used.
- 2) After the OLED voltage is obtained either by measurement or calculation, the monitor line can be set to that level during the measurement. In one method, one can raise the VSS to a higher voltage to assure the OLED is OFF during the measurement, so that the OLED will not turn ON and contaminate the TFT current.
- 3) In another method, the OLED current is measured while the TFT is off and then the contaminated TFT current is measured. The subtraction of the two can result in TFT current.
While particular embodiments and applications of the present invention have been illustrated and described, it is to be understood that the invention is not limited to the precise construction and compositions disclosed herein and that various modifications, changes, and variations can be apparent from the foregoing descriptions without departing from the spirit and scope of the invention as defined in the appended claims.
Claims
1. A method of extracting a parasitic capacitance value from a pixel circuit including a light emitting device, a drive device to provide a programmable drive current to the light emitting device, a programming input, and a storage device to store a programming signal, the method comprising:
- determining the biasing voltage of an internal node of the pixel circuit during a driving cycle for a desired measurement level,
- modifying voltages of the pixel circuit that do not affect said biasing voltage to eliminate unwanted cross talk, and
- extracting a parasitic capacitance from said pixel circuit.
2. The method of claim 1 in which said biasing voltage is determined by measuring the voltage at said internal node.
3. The method of claim 2 in which said biasing voltage is controlled by the light emitting device during the driving cycle, and by a monitor line during the measuring, and the voltage of the light emitting device is determined during the driving cycle for a given current.
4. The method of claim 3 in which the light emitting device is an organic light emitting diode (OLED), and the OLED voltage is determined by extracting an OLED voltage for a known current from an OLED model.
5. The method of claim 3 in which the light emitting device is an organic light emitting diode (OLED), and the OLED voltage is determined by applying a known current to the OLED, and measuring the resulting voltage.
6. The method of claim 1 in which said biasing voltage is determined by calculating the voltage at said internal node.
7. The method of claim 1 which includes removing unwanted signals that affect an unwanted measurement signal by double sampling.
8. The method of claim 1 in which a measured parameter is a current in said pixel circuit.
9. The method of claim 1 in which a measured parameter is a charge in said pixel circuit.
3506851 | April 1970 | Polkinghom et al. |
3774055 | November 1973 | Bapat et al. |
4090096 | May 16, 1978 | Nagami |
4160934 | July 10, 1979 | Kirsch |
4354162 | October 12, 1982 | Wright |
4943956 | July 24, 1990 | Noro |
4996523 | February 26, 1991 | Bell et al. |
5153420 | October 6, 1992 | Hack et al. |
5198803 | March 30, 1993 | Shie et al. |
5204661 | April 20, 1993 | Hack et al. |
5266515 | November 30, 1993 | Robb et al. |
5489918 | February 6, 1996 | Mosier |
5498880 | March 12, 1996 | Lee et al. |
5557342 | September 17, 1996 | Eto et al. |
5572444 | November 5, 1996 | Lentz et al. |
5589847 | December 31, 1996 | Lewis |
5619033 | April 8, 1997 | Weisfield |
5648276 | July 15, 1997 | Hara et al. |
5670973 | September 23, 1997 | Bassetti et al. |
5691783 | November 25, 1997 | Numao et al. |
5714968 | February 3, 1998 | Ikeda |
5723950 | March 3, 1998 | Wei et al. |
5744824 | April 28, 1998 | Kousai et al. |
5745660 | April 28, 1998 | Kolpatzik et al. |
5748160 | May 5, 1998 | Shieh et al. |
5815303 | September 29, 1998 | Berlin |
5870071 | February 9, 1999 | Kawahata |
5874803 | February 23, 1999 | Garbuzov et al. |
5880582 | March 9, 1999 | Sawada |
5903248 | May 11, 1999 | Irwin |
5917280 | June 29, 1999 | Burrows et al. |
5923794 | July 13, 1999 | McGrath et al. |
5945972 | August 31, 1999 | Okumura et al. |
5949398 | September 7, 1999 | Kim |
5952789 | September 14, 1999 | Stewart et al. |
5952991 | September 14, 1999 | Akiyama |
5982104 | November 9, 1999 | Sasaki et al. |
5990629 | November 23, 1999 | Yamada et al. |
6023259 | February 8, 2000 | Howard et al. |
6069365 | May 30, 2000 | Chow et al. |
6091203 | July 18, 2000 | Kawashima et al. |
6097360 | August 1, 2000 | Holloman |
6144222 | November 7, 2000 | Ho |
6177915 | January 23, 2001 | Beeteson et al. |
6229506 | May 8, 2001 | Dawson et al. |
6229508 | May 8, 2001 | Kane |
6246180 | June 12, 2001 | Nishigaki |
6252248 | June 26, 2001 | Sano et al. |
6259424 | July 10, 2001 | Kurogane |
6262589 | July 17, 2001 | Tamukai |
6271825 | August 7, 2001 | Greene et al. |
6288696 | September 11, 2001 | Holloman |
6304039 | October 16, 2001 | Appelberg et al. |
6307322 | October 23, 2001 | Dawson et al. |
6310962 | October 30, 2001 | Chung et al. |
6320325 | November 20, 2001 | Cok et al. |
6323631 | November 27, 2001 | Juang |
6356029 | March 12, 2002 | Hunter |
6373454 | April 16, 2002 | Knapp et al. |
6384804 | May 7, 2002 | Dodabalapur et al. |
6392617 | May 21, 2002 | Gleason |
6414661 | July 2, 2002 | Shen et al. |
6417825 | July 9, 2002 | Stewart et al. |
6433488 | August 13, 2002 | Bu |
6437106 | August 20, 2002 | Stoner et al. |
6445369 | September 3, 2002 | Yang et al. |
6475845 | November 5, 2002 | Kimura |
6501098 | December 31, 2002 | Yamazaki |
6501466 | December 31, 2002 | Yamagishi et al. |
6518962 | February 11, 2003 | Kimura et al. |
6522315 | February 18, 2003 | Ozawa et al. |
6525683 | February 25, 2003 | Gu |
6531827 | March 11, 2003 | Kawashima |
6542138 | April 1, 2003 | Shannon et al. |
6555420 | April 29, 2003 | Yamazaki |
6580408 | June 17, 2003 | Bae et al. |
6580657 | June 17, 2003 | Sanford et al. |
6583398 | June 24, 2003 | Harkin |
6583775 | June 24, 2003 | Sekiya et al. |
6594606 | July 15, 2003 | Everitt |
6618030 | September 9, 2003 | Kane et al. |
6639244 | October 28, 2003 | Yamazaki et al. |
6668645 | December 30, 2003 | Gilmour et al. |
6677713 | January 13, 2004 | Sung |
6680580 | January 20, 2004 | Sung |
6687266 | February 3, 2004 | Ma et al. |
6690000 | February 10, 2004 | Muramatsu et al. |
6690344 | February 10, 2004 | Takeuchi et al. |
6693388 | February 17, 2004 | Oomura |
6693610 | February 17, 2004 | Shannon et al. |
6697057 | February 24, 2004 | Koyama et al. |
6720942 | April 13, 2004 | Lee et al. |
6724151 | April 20, 2004 | Yoo |
6734636 | May 11, 2004 | Sanford et al. |
6738034 | May 18, 2004 | Kaneko et al. |
6738035 | May 18, 2004 | Fan |
6753655 | June 22, 2004 | Shih et al. |
6753834 | June 22, 2004 | Mikami et al. |
6756741 | June 29, 2004 | Li |
6756952 | June 29, 2004 | Decaux et al. |
6756985 | June 29, 2004 | Hirotsune et al. |
6771028 | August 3, 2004 | Winters |
6777712 | August 17, 2004 | Sanford et al. |
6777888 | August 17, 2004 | Kondo |
6781567 | August 24, 2004 | Kimura |
6806497 | October 19, 2004 | Jo |
6806638 | October 19, 2004 | Lin et al. |
6806857 | October 19, 2004 | Sempel et al. |
6809706 | October 26, 2004 | Shimoda |
6815975 | November 9, 2004 | Nara et al. |
6828950 | December 7, 2004 | Koyama |
6853371 | February 8, 2005 | Miyajima et al. |
6859193 | February 22, 2005 | Yumoto |
6873117 | March 29, 2005 | Ishizuka |
6876346 | April 5, 2005 | Anzai et al. |
6885356 | April 26, 2005 | Hashimoto |
6900485 | May 31, 2005 | Lee |
6903734 | June 7, 2005 | Eu |
6909243 | June 21, 2005 | Inukai |
6909419 | June 21, 2005 | Zavracky et al. |
6911960 | June 28, 2005 | Yokoyama |
6911964 | June 28, 2005 | Lee et al. |
6914448 | July 5, 2005 | Jinno |
6919871 | July 19, 2005 | Kwon |
6924602 | August 2, 2005 | Komiya |
6937215 | August 30, 2005 | Lo |
6937220 | August 30, 2005 | Kitaura et al. |
6940214 | September 6, 2005 | Komiya et al. |
6943500 | September 13, 2005 | LeChevalier |
6947022 | September 20, 2005 | McCartney |
6954194 | October 11, 2005 | Matsumoto et al. |
6956547 | October 18, 2005 | Bae et al. |
6975142 | December 13, 2005 | Azami et al. |
6975332 | December 13, 2005 | Arnold et al. |
6995510 | February 7, 2006 | Murakami et al. |
6995519 | February 7, 2006 | Arnold et al. |
7023408 | April 4, 2006 | Chen et al. |
7027015 | April 11, 2006 | Booth, Jr. et al. |
7027078 | April 11, 2006 | Reihl |
7034793 | April 25, 2006 | Sekiya et al. |
7038392 | May 2, 2006 | Libsch et al. |
7057359 | June 6, 2006 | Hung et al. |
7061451 | June 13, 2006 | Kimura |
7064733 | June 20, 2006 | Cok et al. |
7071932 | July 4, 2006 | Libsch et al. |
7088051 | August 8, 2006 | Cok |
7088052 | August 8, 2006 | Kimura |
7102378 | September 5, 2006 | Kuo et al. |
7106285 | September 12, 2006 | Naugler |
7112820 | September 26, 2006 | Change et al. |
7116058 | October 3, 2006 | Lo et al. |
7119493 | October 10, 2006 | Fryer et al. |
7122835 | October 17, 2006 | Ikeda et al. |
7127380 | October 24, 2006 | Iverson et al. |
7129914 | October 31, 2006 | Knapp et al. |
7164417 | January 16, 2007 | Cok |
7193589 | March 20, 2007 | Yoshida et al. |
7224332 | May 29, 2007 | Cok |
7227519 | June 5, 2007 | Kawase et al. |
7245277 | July 17, 2007 | Ishizuka |
7248236 | July 24, 2007 | Nathan et al. |
7262753 | August 28, 2007 | Tanghe et al. |
7274363 | September 25, 2007 | Ishizuka et al. |
7310092 | December 18, 2007 | Imamura |
7315295 | January 1, 2008 | Kimura |
7321348 | January 22, 2008 | Cok et al. |
7339560 | March 4, 2008 | Sun |
7355574 | April 8, 2008 | Leon et al. |
7358941 | April 15, 2008 | Ono et al. |
7368868 | May 6, 2008 | Sakamoto |
7411571 | August 12, 2008 | Huh |
7414600 | August 19, 2008 | Nathan et al. |
7423617 | September 9, 2008 | Giraldo et al. |
7474285 | January 6, 2009 | Kimura |
7502000 | March 10, 2009 | Yuki et al. |
7528812 | May 5, 2009 | Tsuge et al. |
7535449 | May 19, 2009 | Miyazawa |
7554512 | June 30, 2009 | Steer |
7569849 | August 4, 2009 | Nathan et al. |
7576718 | August 18, 2009 | Miyazawa |
7580012 | August 25, 2009 | Kim et al. |
7589707 | September 15, 2009 | Chou |
7609239 | October 27, 2009 | Chang |
7619594 | November 17, 2009 | Hu |
7619597 | November 17, 2009 | Nathan et al. |
7633470 | December 15, 2009 | Kane |
7656370 | February 2, 2010 | Schneider et al. |
7800558 | September 21, 2010 | Routley et al. |
7847764 | December 7, 2010 | Cok et al. |
7859492 | December 28, 2010 | Kohno |
7868859 | January 11, 2011 | Tomida et al. |
7876294 | January 25, 2011 | Sasaki et al. |
7924249 | April 12, 2011 | Nathan et al. |
7932883 | April 26, 2011 | Klompenhouwer et al. |
7969390 | June 28, 2011 | Yoshida |
7978187 | July 12, 2011 | Nathan et al. |
7994712 | August 9, 2011 | Sung et al. |
8026876 | September 27, 2011 | Nathan et al. |
8049420 | November 1, 2011 | Tamura et al. |
8077123 | December 13, 2011 | Naugler, Jr. |
8115707 | February 14, 2012 | Nathan et al. |
8223177 | July 17, 2012 | Nathan et al. |
8232939 | July 31, 2012 | Nathan et al. |
8259044 | September 4, 2012 | Nathan et al. |
8264431 | September 11, 2012 | Bulovic et al. |
8279143 | October 2, 2012 | Nathan et al. |
8339386 | December 25, 2012 | Leon et al. |
8345069 | January 1, 2013 | Minami |
20010002703 | June 7, 2001 | Koyama |
20010009283 | July 26, 2001 | Arao et al. |
20010024181 | September 27, 2001 | Kubota |
20010024186 | September 27, 2001 | Kane et al. |
20010026257 | October 4, 2001 | Kimura |
20010030323 | October 18, 2001 | Ikeda |
20010035863 | November 1, 2001 | Kimura |
20010040541 | November 15, 2001 | Yoneda et al. |
20010043173 | November 22, 2001 | Troutman |
20010045929 | November 29, 2001 | Prache |
20010052606 | December 20, 2001 | Sempel et al. |
20010052940 | December 20, 2001 | Hagihara et al. |
20020000576 | January 3, 2002 | Inukai |
20020011796 | January 31, 2002 | Koyama |
20020011799 | January 31, 2002 | Kimura |
20020012057 | January 31, 2002 | Kimura |
20020014851 | February 7, 2002 | Tai et al. |
20020018034 | February 14, 2002 | Ohki et al. |
20020030190 | March 14, 2002 | Ohtani et al. |
20020047565 | April 25, 2002 | Nara et al. |
20020052086 | May 2, 2002 | Maeda |
20020067134 | June 6, 2002 | Kawashima |
20020084463 | July 4, 2002 | Sanford et al. |
20020101172 | August 1, 2002 | Bu |
20020105279 | August 8, 2002 | Kimura |
20020117722 | August 29, 2002 | Osada et al. |
20020122308 | September 5, 2002 | Ikeda |
20020158587 | October 31, 2002 | Komiya |
20020158666 | October 31, 2002 | Azami et al. |
20020158823 | October 31, 2002 | Zavracky et al. |
20020167474 | November 14, 2002 | Everitt |
20020180369 | December 5, 2002 | Koyama |
20020180721 | December 5, 2002 | Kimura et al. |
20020181276 | December 5, 2002 | Yamazaki |
20020186214 | December 12, 2002 | Siwinski |
20020190924 | December 19, 2002 | Asano et al. |
20020190971 | December 19, 2002 | Nakamura et al. |
20020195967 | December 26, 2002 | Kim et al. |
20020195968 | December 26, 2002 | Sanford et al. |
20030020413 | January 30, 2003 | Oomura |
20030030603 | February 13, 2003 | Shimoda |
20030043088 | March 6, 2003 | Booth et al. |
20030057895 | March 27, 2003 | Kimura |
20030058226 | March 27, 2003 | Bertram et al. |
20030062524 | April 3, 2003 | Kimura |
20030063081 | April 3, 2003 | Kimura et al. |
20030071821 | April 17, 2003 | Sundahl et al. |
20030076048 | April 24, 2003 | Rutherford |
20030090447 | May 15, 2003 | Kimura |
20030090481 | May 15, 2003 | Kimura |
20030107560 | June 12, 2003 | Yumoto et al. |
20030111966 | June 19, 2003 | Mikami et al. |
20030122745 | July 3, 2003 | Miyazawa |
20030122813 | July 3, 2003 | Ishizuki et al. |
20030142088 | July 31, 2003 | LeChevalier |
20030151569 | August 14, 2003 | Lee et al. |
20030156101 | August 21, 2003 | Le Chevalier |
20030174152 | September 18, 2003 | Noguchi |
20030179626 | September 25, 2003 | Sanford et al. |
20030185438 | October 2, 2003 | Osawa et al. |
20030197663 | October 23, 2003 | Lee et al. |
20030230141 | December 18, 2003 | Gilmour et al. |
20030230980 | December 18, 2003 | Forrest et al. |
20030231148 | December 18, 2003 | Lin et al. |
20040032380 | February 19, 2004 | Kanauchi |
20040032382 | February 19, 2004 | Cok et al. |
20040066357 | April 8, 2004 | Kawasaki |
20040070557 | April 15, 2004 | Asano et al. |
20040070565 | April 15, 2004 | Nayar et al. |
20040090186 | May 13, 2004 | Kanauchi et al. |
20040090400 | May 13, 2004 | Yoo |
20040095297 | May 20, 2004 | Libsch et al. |
20040100427 | May 27, 2004 | Miyazawa |
20040108518 | June 10, 2004 | Jo |
20040135749 | July 15, 2004 | Kondakov et al. |
20040140982 | July 22, 2004 | Pate |
20040145547 | July 29, 2004 | Oh |
20040150592 | August 5, 2004 | Mizukoshi et al. |
20040150594 | August 5, 2004 | Koyama et al. |
20040150595 | August 5, 2004 | Kasai |
20040155841 | August 12, 2004 | Kasai |
20040174347 | September 9, 2004 | Sun et al. |
20040174354 | September 9, 2004 | Ono et al. |
20040178743 | September 16, 2004 | Miller |
20040183759 | September 23, 2004 | Stevenson et al. |
20040196275 | October 7, 2004 | Hattori |
20040207615 | October 21, 2004 | Yumoto |
20040227697 | November 18, 2004 | Mori |
20040239596 | December 2, 2004 | Ono et al. |
20040246019 | December 9, 2004 | Nakano et al. |
20040252089 | December 16, 2004 | Ono et al. |
20040257313 | December 23, 2004 | Kawashima et al. |
20040257353 | December 23, 2004 | Imamura et al. |
20040257355 | December 23, 2004 | Naugler |
20040263437 | December 30, 2004 | Hattori |
20040263444 | December 30, 2004 | Kimura |
20040263445 | December 30, 2004 | Inukai et al. |
20040263541 | December 30, 2004 | Takeuchi et al. |
20050007355 | January 13, 2005 | Miura |
20050007357 | January 13, 2005 | Yamashita et al. |
20050007392 | January 13, 2005 | Kasai et al. |
20050017650 | January 27, 2005 | Fryer et al. |
20050024081 | February 3, 2005 | Kuo et al. |
20050024393 | February 3, 2005 | Kondo et al. |
20050030267 | February 10, 2005 | Tanghe et al. |
20050057484 | March 17, 2005 | Diefenbaugh et al. |
20050057580 | March 17, 2005 | Yamano et al. |
20050067970 | March 31, 2005 | Libsch et al. |
20050067971 | March 31, 2005 | Kane |
20050068270 | March 31, 2005 | Awakura |
20050068275 | March 31, 2005 | Kane |
20050073264 | April 7, 2005 | Matsumoto |
20050083323 | April 21, 2005 | Suzuki et al. |
20050088103 | April 28, 2005 | Kageyama et al. |
20050110420 | May 26, 2005 | Arnold et al. |
20050110807 | May 26, 2005 | Chang |
20050140598 | June 30, 2005 | Kim et al. |
20050140610 | June 30, 2005 | Smith et al. |
20050145891 | July 7, 2005 | Abe |
20050156831 | July 21, 2005 | Yamazaki et al. |
20050168416 | August 4, 2005 | Hashimoto et al. |
20050179626 | August 18, 2005 | Yuki et al. |
20050179628 | August 18, 2005 | Kimura |
20050185200 | August 25, 2005 | Tobol |
20050200575 | September 15, 2005 | Kim et al. |
20050206590 | September 22, 2005 | Sasaki et al. |
20050212787 | September 29, 2005 | Noguchi et al. |
20050219184 | October 6, 2005 | Zehner et al. |
20050248515 | November 10, 2005 | Naugler et al. |
20050269959 | December 8, 2005 | Uchino et al. |
20050269960 | December 8, 2005 | Ono et al. |
20050280615 | December 22, 2005 | Cok et al. |
20050280766 | December 22, 2005 | Johnson et al. |
20050285822 | December 29, 2005 | Reddy et al. |
20050285825 | December 29, 2005 | Eom et al. |
20060001613 | January 5, 2006 | Routley et al. |
20060007072 | January 12, 2006 | Choi et al. |
20060007249 | January 12, 2006 | Reddy et al. |
20060012310 | January 19, 2006 | Chen et al. |
20060012311 | January 19, 2006 | Ogawa |
20060015272 | January 19, 2006 | Giraldo et al. |
20060022305 | February 2, 2006 | Yamashita |
20060027807 | February 9, 2006 | Nathan et al. |
20060030084 | February 9, 2006 | Young |
20060038758 | February 23, 2006 | Routley et al. |
20060038762 | February 23, 2006 | Chou |
20060066533 | March 30, 2006 | Sato et al. |
20060077135 | April 13, 2006 | Cok et al. |
20060077142 | April 13, 2006 | Kwon |
20060082523 | April 20, 2006 | Guo et al. |
20060092185 | May 4, 2006 | Jo |
20060097628 | May 11, 2006 | Suh et al. |
20060097631 | May 11, 2006 | Lee |
20060103611 | May 18, 2006 | Choi |
20060149493 | July 6, 2006 | Sambandan et al. |
20060170623 | August 3, 2006 | Naugler, Jr. et al. |
20060176250 | August 10, 2006 | Nathan et al. |
20060208961 | September 21, 2006 | Nathan |
20060208971 | September 21, 2006 | Deane |
20060214888 | September 28, 2006 | Schneider et al. |
20060232522 | October 19, 2006 | Roy et al. |
20060244697 | November 2, 2006 | Lee et al. |
20060261841 | November 23, 2006 | Fish |
20060273997 | December 7, 2006 | Nathan et al. |
20060284801 | December 21, 2006 | Yoon et al. |
20060284895 | December 21, 2006 | Marcu et al. |
20060290618 | December 28, 2006 | Goto |
20070001937 | January 4, 2007 | Park et al. |
20070001939 | January 4, 2007 | Hashimoto et al. |
20070008251 | January 11, 2007 | Kohno et al. |
20070008268 | January 11, 2007 | Park et al. |
20070008297 | January 11, 2007 | Bassetti |
20070057873 | March 15, 2007 | Uchino et al. |
20070057874 | March 15, 2007 | Le Roy et al. |
20070069998 | March 29, 2007 | Naugler et al. |
20070075727 | April 5, 2007 | Nakano et al. |
20070076226 | April 5, 2007 | Klompenhouwer et al. |
20070080905 | April 12, 2007 | Takahara |
20070080906 | April 12, 2007 | Tanabe |
20070080908 | April 12, 2007 | Nathan et al. |
20070097038 | May 3, 2007 | Yamazaki et al. |
20070097041 | May 3, 2007 | Park et al. |
20070103419 | May 10, 2007 | Uchino et al. |
20070115221 | May 24, 2007 | Buchhauser et al. |
20070182671 | August 9, 2007 | Nathan et al. |
20070236440 | October 11, 2007 | Wacyk et al. |
20070236517 | October 11, 2007 | Kimpe |
20070241999 | October 18, 2007 | Lin |
20070273294 | November 29, 2007 | Nagayama |
20070285359 | December 13, 2007 | Ono |
20070290958 | December 20, 2007 | Cok |
20070296672 | December 27, 2007 | Kim et al. |
20080001525 | January 3, 2008 | Chao et al. |
20080001544 | January 3, 2008 | Murakami et al. |
20080036708 | February 14, 2008 | Shirasaki |
20080042942 | February 21, 2008 | Takahashi |
20080042948 | February 21, 2008 | Yamashita et al. |
20080048951 | February 28, 2008 | Naugler, Jr. et al. |
20080055209 | March 6, 2008 | Cok |
20080074413 | March 27, 2008 | Ogura |
20080088549 | April 17, 2008 | Nathan et al. |
20080088648 | April 17, 2008 | Nathan et al. |
20080111766 | May 15, 2008 | Uchino et al. |
20080116787 | May 22, 2008 | Hsu et al. |
20080117144 | May 22, 2008 | Nakano et al. |
20080150847 | June 26, 2008 | Kim et al. |
20080158115 | July 3, 2008 | Cordes et al. |
20080198103 | August 21, 2008 | Toyomura et al. |
20080211749 | September 4, 2008 | Weitbruch et al. |
20080231558 | September 25, 2008 | Naugler |
20080231562 | September 25, 2008 | Kwon |
20080231625 | September 25, 2008 | Minami et al. |
20080252571 | October 16, 2008 | Hente et al. |
20080290805 | November 27, 2008 | Yamada et al. |
20080297055 | December 4, 2008 | Miyake et al. |
20090058772 | March 5, 2009 | Lee |
20090121994 | May 14, 2009 | Miyata |
20090146926 | June 11, 2009 | Sung et al. |
20090160743 | June 25, 2009 | Tomida et al. |
20090174628 | July 9, 2009 | Wang et al. |
20090184901 | July 23, 2009 | Kwon |
20090195483 | August 6, 2009 | Naugler, Jr. et al. |
20090201231 | August 13, 2009 | Takahara |
20090201281 | August 13, 2009 | Routley et al. |
20090206764 | August 20, 2009 | Schemmann et al. |
20090213046 | August 27, 2009 | Nam |
20090244046 | October 1, 2009 | Seto |
20100004891 | January 7, 2010 | Ahlers et al. |
20100026725 | February 4, 2010 | Smith |
20100039422 | February 18, 2010 | Seto |
20100039458 | February 18, 2010 | Nathan et al. |
20100060911 | March 11, 2010 | Marcu et al. |
20100079419 | April 1, 2010 | Shibusawa |
20100165002 | July 1, 2010 | Ahn |
20100194670 | August 5, 2010 | Cok |
20100207960 | August 19, 2010 | Kimpe et al. |
20100225630 | September 9, 2010 | Levey et al. |
20100251295 | September 30, 2010 | Amento et al. |
20100277400 | November 4, 2010 | Jeong |
20100315319 | December 16, 2010 | Cok et al. |
20110063197 | March 17, 2011 | Chung et al. |
20110069051 | March 24, 2011 | Nakamura et al. |
20110069089 | March 24, 2011 | Kopf et al. |
20110074750 | March 31, 2011 | Leon et al. |
20110109610 | May 12, 2011 | Yamamoto et al. |
20110149166 | June 23, 2011 | Botzas et al. |
20110169798 | July 14, 2011 | Lee |
20110199395 | August 18, 2011 | Nathan et al. |
20110227964 | September 22, 2011 | Chaji et al. |
20110273399 | November 10, 2011 | Lee |
20110293480 | December 1, 2011 | Mueller |
20120056558 | March 8, 2012 | Toshiya et al. |
20120062565 | March 15, 2012 | Fuchs et al. |
20120299978 | November 29, 2012 | Chaji |
20130027381 | January 31, 2013 | Nathan |
20130057595 | March 7, 2013 | Nathan et al. |
20130112960 | May 9, 2013 | Chaji et al. |
20130127924 | May 23, 2013 | Lee |
20130135272 | May 30, 2013 | Park |
20130162617 | June 27, 2013 | Yoon |
20130201173 | August 8, 2013 | Chaji |
20130321671 | December 5, 2013 | Cote et al. |
1 294 034 | January 1992 | CA |
2 109 951 | November 1992 | CA |
2 249 592 | July 1998 | CA |
2 368 386 | September 1999 | CA |
2 242 720 | January 2000 | CA |
2 354 018 | June 2000 | CA |
2 432 530 | July 2002 | CA |
2 436 451 | August 2002 | CA |
2 438 577 | August 2002 | CA |
2 463 653 | January 2004 | CA |
2 498 136 | March 2004 | CA |
2 522 396 | November 2004 | CA |
2 443 206 | March 2005 | CA |
2 472 671 | December 2005 | CA |
2 567 076 | January 2006 | CA |
2 526 782 | April 2006 | CA |
2 541 531 | July 2006 | CA |
2 550 102 | April 2008 | CA |
2 773 699 | October 2013 | CA |
1381032 | November 2002 | CN |
1448908 | October 2003 | CN |
1760945 | April 2006 | CN |
1886774 | December 2006 | CN |
102656621 | September 2012 | CN |
0 158 366 | October 1985 | EP |
1 028 471 | August 2000 | EP |
1 111 577 | June 2001 | EP |
1 130 565 | September 2001 | EP |
1 194 013 | April 2002 | EP |
1 335 430 | August 2003 | EP |
1 372 136 | December 2003 | EP |
1 381 019 | January 2004 | EP |
1 418 566 | May 2004 | EP |
1 429 312 | June 2004 | EP |
145 0341 | August 2004 | EP |
1 465 143 | October 2004 | EP |
1 469 448 | October 2004 | EP |
1 521 203 | April 2005 | EP |
1 594 347 | November 2005 | EP |
1 784 055 | May 2007 | EP |
1854338 | November 2007 | EP |
1 879 169 | January 2008 | EP |
1 879 172 | January 2008 | EP |
2 389 951 | December 2003 | GB |
1272298 | October 1989 | JP |
4-042619 | February 1992 | JP |
6-314977 | November 1994 | JP |
8-340243 | December 1996 | JP |
09-090405 | April 1997 | JP |
10-254410 | September 1998 | JP |
11-202295 | July 1999 | JP |
11-219146 | August 1999 | JP |
11 231805 | August 1999 | JP |
11-282419 | October 1999 | JP |
2000-056847 | February 2000 | JP |
2000-81607 | March 2000 | JP |
2001-134217 | May 2001 | JP |
2001-195014 | July 2001 | JP |
2002-055654 | February 2002 | JP |
2002-91376 | March 2002 | JP |
2002-514320 | May 2002 | JP |
2002-278513 | September 2002 | JP |
2002-333862 | November 2002 | JP |
2003-076331 | March 2003 | JP |
2003-124519 | April 2003 | JP |
2003-177709 | June 2003 | JP |
2003-271095 | September 2003 | JP |
2003-308046 | October 2003 | JP |
2003-317944 | November 2003 | JP |
2004-004675 | January 2004 | JP |
2004-145197 | May 2004 | JP |
2004-287345 | October 2004 | JP |
2005-057217 | March 2005 | JP |
4-158570 | October 2008 | JP |
2004-0100887 | December 2004 | KR |
342486 | October 1998 | TW |
473622 | January 2002 | TW |
485337 | May 2002 | TW |
502233 | September 2002 | TW |
538650 | June 2003 | TW |
1221268 | September 2004 | TW |
1223092 | November 2004 | TW |
200727247 | July 2007 | TW |
WO 98/48403 | October 1998 | WO |
WO 99/48079 | September 1999 | WO |
WO 01/06484 | January 2001 | WO |
WO 01/27910 | April 2001 | WO |
WO 01/63587 | August 2001 | WO |
WO 02/067327 | August 2002 | WO |
WO 03/001496 | January 2003 | WO |
WO 03/034389 | April 2003 | WO |
WO 03/058594 | July 2003 | WO |
WO 03/063124 | July 2003 | WO |
WO 03/077231 | September 2003 | WO |
WO 2004/003877 | January 2004 | WO |
WO 2004/025615 | March 2004 | WO |
WO 2004/034364 | April 2004 | WO |
WO 2004/047058 | June 2004 | WO |
WO 2004/104975 | December 2004 | WO |
WO 2005/022498 | March 2005 | WO |
WO 2005/022500 | March 2005 | WO |
WO 2005/029455 | March 2005 | WO |
WO 2005/029456 | March 2005 | WO |
WO 2005/055185 | June 2005 | WO |
WO 2006/000101 | January 2006 | WO |
WO 2006/053424 | May 2006 | WO |
WO 2006/063448 | June 2006 | WO |
WO 2006/084360 | August 2006 | WO |
WO 2007/003877 | January 2007 | WO |
WO 2007/079572 | July 2007 | WO |
WO 2007/120849 | October 2007 | WO |
WO 2009/055920 | May 2009 | WO |
WO 2010/023270 | March 2010 | WO |
WO 2011/041224 | April 2011 | WO |
WO 2011/064761 | June 2011 | WO |
WO 2011/067729 | June 2011 | WO |
WO 2012/160424 | November 2012 | WO |
WO 2012/160471 | November 2012 | WO |
WO 2012/164474 | December 2012 | WO |
WO 2012/164475 | December 2012 | WO |
- Europena Search Report EP12789753; Snorre Aunet: Switched Capacitors Circuits: University of Oslo, Retrieved from the Internet: HTTP://www.uio.no/studier/emner/matnat/ifi/INF4420/v11/undervisningsmaterials/INF4420—V11-0308-1.pdf, 32 pages, dated Sep. 9, 2014.
- Ahnood et al.: “Effect of threshold voltage instability on field effect mobility in thin film transistors deduced from constant current measurements”; dated Aug. 2009.
- Alexander et al.: “Pixel circuits and drive schemes for glass and elastic AMOLED displays”; dated Jul. 2005 (9 pages).
- Alexander et al.: “Unique Electrical Measurement Technology for Compensation, Inspection, and Process Diagnostics of AMOLED HDTV”; dated May 2010 (4 pages).
- Ashtiani et al.: “AMOLED Pixel Circuit With Electronic Compensation of Luminance Degradation”; dated Mar. 2007 (4 pages).
- Chaji et al.: “A Current-Mode Comparator for Digital Calibration of Amorphous Silicon AMOLED Displays”; dated Jul. 2008 (5 pages).
- Chaji et al.: “A fast settling current driver based on the CCII for AMOLED displays”; dated Dec. 2009 (6 pages).
- Chaji et al.: “A Low-Cost Stable Amorphous Silicon AMOLED Display with Full V˜T- and V˜O˜L˜E˜D Shift Compensation”; dated May 2007 (4 pages).
- Chaji et al.: “A low-power driving scheme for a-Si:H active-matrix organic light-emitting diode displays”; dated Jun. 2005 (4 pages).
- Chaji et al.: “A low-power high-performance digital circuit for deep submicron technologies”; dated Jun. 2005 (4 pages).
- Chaji et al.: “A novel a-Si:H AMOLED pixel circuit based on short-term stress stability of a-Si:H TFTs”; dated Oct. 2005 (3 pages).
- Chaji et al.: “A Novel Driving Scheme and Pixel Circuit for AMOLED Displays”; dated Jun. 2006 (4 pages).
- Chaji et al.: “A Novel Driving Scheme for High Resolution Large-area a-Si:H AMOLED displays”; dated Aug. 2005 (3 pages).
- Chaji et al.: “A Stable Voltage-Programmed Pixel Circuit for a-Si:H AMOLED Displays”; dated Dec. 2006 (12 pages).
- Chaji et al.: “A Sub-μA fast-settling current-programmed pixel circuit for AMOLED displays”; dated Sep. 2007.
- Chaji et al.: “An Enhanced and Simplified Optical Feedback Pixel Circuit for AMOLED Displays”; dated Oct. 2006.
- Chaji et al.: “Compensation technique for DC and transient instability of thin film transistor circuits for large-area devices”; dated Aug. 2008.
- Chaji et al.: “Driving scheme for stable operation of 2-TFT a-Si AMOLED pixel”; dated Apr. 2005 (2 pages).
- Chaji et al.: “Dynamic-effect compensating technique for stable a-Si:H AMOLED displays”; dated Aug. 2005 (4 pages).
- Chaji et al.: “Electrical Compensation of OLED Luminance Degradation”; dated Dec. 2007 (3 pages).
- Chaji et al.: “eUTDSP: a design study of a new VLIW-based DSP architecture”; dated My 2003 (4 pages).
- Chaji et al.: “Fast and Offset-Leakage Insensitive Current-Mode Line Driver for Active Matrix Displays and Sensors”; dated Feb. 2009 (8 pages).
- Chaji et al.: “High Speed Low Power Adder Design With a New Logic Style: Pseudo Dynamic Logic (SDL)”; dated Oct. 2001 (4 pages).
- Chaji et al.: “High-precision, fast current source for large-area current-programmed a-Si flat panels”; dated Sep. 2006 (4 pages).
- Chaji et al.: “Low-Cost AMOLED Television with IGNIS Compensating Technology”; dated May 2008 (4 pages).
- Chaji et al.: “Low-Cost Stable a-Si:H AMOLED Display for Portable Applications”; dated Jun. 2006 (4 pages).
- Chaji et al.: “Low-Power Low-Cost Voltage-Programmed a-Si:H AMOLED Display”; dated Jun. 2008 (5 pages).
- Chaji et al.: “Merged phototransistor pixel with enhanced near infrared response and flicker noise reduction for biomolecular imaging”; dated Nov. 2008 (3 pages).
- Chaji et al.: “Parallel Addressing Scheme for Voltage-Programmed Active-Matrix OLED Displays”; dated May 2007 (6 pages).
- Chaji et al.: “Pseudo dynamic logic (SDL): a high-speed and low-power dynamic logic family”; dated 2002 (4 pages).
- Chaji et al.: “Stable a-Si:H circuits based on short-term stress stability of amorphous silicon thin film transistors”; dated May 2006 (4 pages).
- Chaji et al.: “Stable Pixel Circuit for Small-Area High-Resolution a-Si:H AMOLED Displays”; dated Oct. 2008 (6 pages).
- Chaji et al.: “Stable RGBW AMOLED display with OLED degradation compensation using electrical feedback”; dated Feb. 2010 (2 pages).
- Chaji et al.: “Thin-Film Transistor Integration for Biomedical Imaging and AMOLED Displays”; dated 2008 (177 pages).
- European Search Report for Application No. EP 01 11 22313 dated Sep. 14, 2005 (4 pages).
- European Search Report for Application No. EP 04 78 6661 dated Mar. 9, 2009.
- European Search Report for Application No. EP 05 75 9141 dated Oct. 30, 2009 (2 pages).
- European Search Report for Application No. EP 05 81 9617 dated Jan. 30, 2009.
- European Search Report for Application No. EP 06 70 5133 dated Jul. 18, 2008.
- European Search Report for Application No. EP 06 72 1798 dated Nov. 12, 2009 (2 pages).
- European Search Report for Application No. EP 07 71 0608.6 dated Mar. 19, 2010 (7 pages).
- European Search Report for Application No. EP 07 71 9579 dated May 20, 2009.
- European Search Report for Application No. EP 07 81 5784 dated Jul. 20, 2010 (2 pages).
- European Search Report for Application No. EP 10 16 6143, dated Sep. 3, 2010 (2 pages).
- European Search Report for Application No. EP 10 83 4294.0-1903, dated Apr. 8, 2013, (9 pages).
- European Search Report for Application No. PCT/CA2006/000177 dated Jun. 2, 2006.
- European Supplementary Search Report for Application No. EP 04 78 6662 dated Jan. 19, 2007 (2 pages).
- Extended European Search Report for Application No. 11 73 9485.8 mailed Aug. 6, 2013(14 pages).
- Extended European Search Report for Application No. EP 09 73 3076.5, mailed Apr. 27, (13 pages).
- Extended European Search Report for Application No. EP 11 16 8677.0, mailed Nov. 29, 2012, (13 page).
- Extended European Search Report for Application No. EP 11 19 1641.7 mailed Jul. 11, 2012 (14 pages).
- Fossum, Eric R.. “Active Pixel Sensors: Are CCD's Dinosaurs?” SPIE: Symposium on Electronic Imaging Feb. 1, 1993 (13 pages).
- Goh et al., “A New a-Si:H Thin-Film Transistor Pixel Circuit for Active-Matrix Organic Light-Emitting Diodes”, IEEE Electron Device Letters, vol. 24, No. 9, Sep. 2003, pp. 583-585.
- International Preliminary Report on Patentability for Application No. PCT/CA2005/001007 dated Oct. 16, 2006, 4 pages.
- International Search Report for Application No. PCT/CA2004/001741 dated Feb. 21, 2005.
- International Search Report for Application No. PCT/CA2004/001742, Canadian Patent Office, dated Feb. 21, 2005 (2 pages).
- International Search Report for Application No. PCT/CA2005/001007 dated Oct. 18, 2005.
- International Search Report for Application No. PCT/CA2005/001897, mailed Mar. 21, 2006 (2 pages).
- International Search Report for Application No. PCT/CA2007/000652 dated Jul. 25, 2007.
- International Search Report for Application No. PCT/CA2009/000501, mailed Jul. 30, 2009 (4 pages).
- International Search Report for Application No. PCT/CA2009/001769, dated Apr. 8, 2010 (3 pages).
- International Search Report for Application No. PCT/IB2010/055481, dated Apr. 7, 2011, 3 pages.
- International Search Report for Application No. PCT/IB2010/055486, Dated Apr. 19, 2011, 5 pages.
- International Search Report for Application No. PCT/IB2010/055541 filed Dec. 1, 2010, dated May 26, 2011; 5 pages.
- International Search Report for Application No. PCT/IB2011/050502, dated Jun. 27, 2011 (6 pages).
- International Search Report for Application No. PCT/IB2011/051103, dated Jul. 8, 2011, 3 pages.
- International Search Report for Application No. PCT/IB2011/055135, Canadian Patent Office, dated Apr. 16, 2012 (5 pages).
- International Search Report for Application No. PCT/IB2012/052372, mailed Sep. 12, 2012 (3 pages).
- International Search Report for Application No. PCT/IB2013/054251, Canadian Intellectual Property Office, dated Sep. 11, 2013; (4 pages).
- International Search Report for Application No. PCT/JP02/09668, mailed Dec. 3, 2002, (4 pages).
- International Written Opinion for Application No. PCT/CA2004/001742, Canadian Patent Office, dated Feb. 21, 2005 (5 pages).
- International Written Opinion for Application No. PCT/CA2005/001897, mailed Mar. 21, 2006 (4 pages).
- International Written Opinion for Application No. PCT/CA2009/000501 mailed Jul. 30, 2009 (6 pages).
- International Written Opinion for Application No. PCT/IB2010/055481, dated Apr. 7, 2011, 6 pages.
- International Written Opinion for Application No. PCT/IB2010/055486, Dated Apr. 19, 2011, 8 pages.
- International Written Opinion for Application No. PCT/IB2010/055541, dated May 26, 2011; 6 pages.
- International Written Opinion for Application No. PCT/IB2011/050502, dated Jun. 27, 2011 (7 pages).
- International Written Opinion for Application No. PCT/IB2011/051103, dated Jul. 8, 2011, 6 pages.
- International Written Opinion for Application No. PCT/IB2011/055135, Canadian Patent Office, dated Apr. 16, 2012 (5 pages).
- International Written Opinion for Application No. PCT/IB2012/052372, mailed Sep. 12, 2012 (6 pages).
- International Written Opinion for Application No. PCT/IB2013/054251, Canadian Intellectual Property Office, dated Sep. 11, 2013; (5 pages).
- Jafarabadiashtiani et al.: “A New Driving Method for a-Si AMOLED Displays Based on Voltage Feedback”; dated 2005 (4 pages).
- Kanicki, J., et al. “Amorphous Silicon Thin-Film Transistors Based Active-Matrix Organic Light-Emitting Displays.” Asia Display: International Display Workshops, Sep. 2001 (pp. 315-318).
- Karim, K. S., et al. “Amorphous Silicon Active Pixel Sensor Readout Circuit for Digital Imaging.” IEEE: Transactions on Electron Devices. vol. 50, No. 1, Jan. 2003 (pp. 200-208).
- Lee et al.: “Ambipolar Thin-Film Transistors Fabricated by PECVD Nanocrystalline Silicon”; dated 2006.
- Lee, Wonbok: “Thermal Management in Microprocessor Chips and Dynamic Backlight Control in Liquid Crystal Displays”, Ph.D. Dissertation, University of Southern California (124 pages).
- Ma E Y et al.: “Organic light emitting diode/thin film transistor integration for foldable displays” dated Sep. 15, 1997(4 pages).
- Matsueda y et al.: “35.1: 2.5-in. AMOLED with Integrated 6-bit Gamma Compensated Digital Data Driver”; dated May 2004.
- Mendes E., et al. “A High Resolution Switch-Current Memory Base Cell.” IEEE. Circuits and Systems. vol. 2, Aug. 1999 (pp. 718-721).
- Nathan A. et al., “Thin Film imaging technology on glass and plastic” ICM 2000, proceedings of the 12 international conference on microelectronics, dated Oct. 31, 2001 (4 pages).
- Nathan et al., “Amorphous Silicon Thin Film Transistor Circuit Integration for Organic LED Displays on Glass and Plastic”, IEEE Journal of Solid-State Circuits, vol. 39, No. 9, Sep. 2004, pp. 1477-1486.
- Nathan et al.: “Backplane Requirements for active Matrix Organic Light Emitting Diode Displays,”; dated 2006 (16 pages).
- Nathan et al.: “Call for papers second international workshop on compact thin-film transistor (TFT) modeling for circuit simulation”; dated Sep. 2009 (1 page).
- Nathan et al.: “Driving schemes for a-Si and LTPS AMOLED displays”; dated Dec. 2005 (11 pages).
- Nathan et al.: “Invited Paper: a-Si for AMOLED—Meeting the Performance and Cost Demands of Display Applications (Cell Phone to HDTV)”; dated 2006 (4 pages).
- Office Action in Japanese patent application No. JP2006-527247 dated Mar. 15, 2010. (8 pages).
- Office Action in Japanese patent application No. JP2007-545796 dated Sep. 5, 2011. (8 pages).
- Partial European Search Report for Application No. EP 11 168 677.0, mailed Sep. 22, 2011 (5 pages).
- Partial European Search Report for Application No. EP 11 19 1641.7, mailed Mar. 20, 2012 (8 pages).
- Philipp: “Charge transfer sensing” Sensor Review, vol. 19, No. 2, Dec. 31, 1999, 10 pages.
- Rafati et al.: “Comparison of a 17 b multiplier in Dual-rail domino and in Dual-rail D L (D L) logic styles”; dated 2002 (4 pages).
- Safavian et al.: “3-TFT active pixel sensor with correlated double sampling readout circuit for real-time medical x-ray imaging”; dated Jun. 2006 (4 pages).
- Safavian et al.: “A novel current scaling active pixel sensor with correlated double sampling readout circuit for real time medical x-ray imaging”; dated May 2007 (7 pages).
- Safavian et al.: “A novel hybrid active-passive pixel with correlated double sampling CMOS readout circuit for medical x-ray imaging”; dated May 2008 (4 pages).
- Safavian et al.: “Self-compensated a-Si:H detector with current-mode readout circuit for digital X-ray fluoroscopy”; dated Aug. 2005 (4 pages).
- Safavian et al.: “TFT active image sensor with current-mode readout circuit for digital x-ray fluoroscopy [5969D-82]”; dated Sep. 2005 (9 pages).
- Safavian et al.: “Three-TFT image sensor for real-time digital X-ray imaging”; dated Feb. 2, 2006 (2 pages).
- Search Report for Taiwan Invention Patent Application No. 093128894 dated May 1, 2012. (1 page).
- Search Report for Taiwan Invention Patent Application No. 94144535 dated Nov. 1, 2012. (1 page).
- Singh, et al., “Current Conveyor: Novel Universal Active Block”, Samriddhi, S-JPSET vol. I, Issue 1, 2010, pp. 41-48.
- Smith, Lindsay I., “A tutorial on Principal Components Analysis,” dated Feb. 26, 2001 (27 pages).
- Spindler et al., System Considerations for RGBW OLED Displays, Journal of the SID 14/1, 2006, pp. 37-48.
- Stewart M. et al., “Polysilicon TFT technology for active matrix OLED displays” IEEE transactions on electron devices, vol. 48, No. 5, dated May 2001 (7 pages).
- Vygranenko et al.: “Stability of indium—oxide thin-film transistors by reactive ion beam assisted deposition”; dated 2009.
- Wang et al.: “Indium oxides by reactive ion beam assisted evaporation: From material study to device application”; dated Mar. 2009 (6 pages).
- Yi He et al., “Current-Source a-Si:H Thin Film Transistor Circuit for Active-Matrix Organic Light-Emitting Displays”, IEEE Electron Device Letters, vol. 21, No. 12, Dec. 2000, pp. 590-592.
- Yu, Jennifer: “Improve OLED Technology for Display”, Ph.D. Dissertation, Massachusetts Institute of Technology, Sep. 2008 (151 pages).
- International Search Report for Application No. PCT/IB2014/058244, Canadian Intellectual Property Office, dated Apr. 11, 2014; (6 pages).
- International Search Report for Application No. PCT/IB2014/059753, Canadian Intellectual Property Office, dated Jun. 23, 2014; (6 pages).
- Written Opinion for Application No. PCT/IB2014/059753, Canadian Intellectual Property Office, dated Jun. 12, 2014 (6 pages).
- Liu et al., “Innovative Voltage Driving Pixel Circuit Using Organic Thin-Film Transistor for AMOLEDs”, Journal of Display Technology, vol. 5, No. 5, Jun. 2009, pp. 224-228.
- International Search Report, PCT/IB2014/066655, 5 pages, date of mailing Mar. 11, 2015.
- International Written Opinion, PCT/IB2014/066655, 6 pages, date of mailing Mar. 11, 2015.
Type: Grant
Filed: Apr 15, 2014
Date of Patent: Mar 1, 2016
Patent Publication Number: 20140225883
Assignee: Ignis Innovation Inc. (Waterloo)
Inventors: Gholamreza Chaji (Waterloo), Ricky Yik Hei Ngan (Richmond Hills), Nino Zahirovic (Waterloo), Yaser Azizi (Waterloo)
Primary Examiner: Vincent Q Nguyen
Application Number: 14/253,422
International Classification: G09G 3/32 (20060101);