Patents Issued in March 18, 2021
-
Publication number: 20210082801Abstract: A semiconductor device includes a semiconductor substrate, a gate structure, a capacitor structure, and a conductive contact. The semiconductor substrate has at least one semiconductor fin thereon. The gate structure is disposed across the semiconductor fin. The capacitor structure is disposed on the gate structure. The capacitor structure includes a ferroelectric layer and a first metal layer disposed on the ferroelectric layer. The capacitor structure is sandwiched between the conductive contact and the gate structure.Type: ApplicationFiled: September 16, 2019Publication date: March 18, 2021Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Chia-Cheng Ho, Chun-Chieh Lu, Chih-Sheng Chang
-
Publication number: 20210082802Abstract: A method for forming an interconnect structure is provided. The method for forming the interconnect structure includes forming a metal line over a substrate, forming a first dielectric layer surrounding the metal line, selectively forming a dielectric block over the first dielectric layer without forming the dielectric block on the metal line, forming a second dielectric layer over the dielectric block and the metal line, etching the second dielectric layer to form a via hole corresponding to the metal line, and filling the via hole with a conductive material.Type: ApplicationFiled: September 16, 2019Publication date: March 18, 2021Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.Inventors: Hsin-Yen HUANG, Shao-Kuan LEE, Cheng-Chin LEE, Hai-Ching CHEN, Shau-Lin SHUE
-
Publication number: 20210082803Abstract: Semiconductor devices and method of forming the same are disclosed herein. A semiconductor device according to the present disclosure includes a first dielectric layer having a first top surface and a contact via extending through the first dielectric layer and rising above the first top surface of the first dielectric layer.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Inventors: Pei-Yu Wang, Cheng-Ting Chung, Wei Ju Lee
-
Publication number: 20210082804Abstract: Interconnect structures and methods of forming the same are provided. An interconnect structure according to the present disclosure includes a conductive line feature over a substrate, a conductive etch stop layer over the conductive line feature, a contact via over the conductive etch stop layer, and a barrier layer disposed along a sidewall of the conductive line feature, a sidewall of the conductive etch stop layer, and a sidewall of the contact via.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Inventors: Chieh-Han Wu, Cheng-Hsiung Tsai, Chih Wei Lu, Chung-Ju Lee
-
Publication number: 20210082805Abstract: An example via contact patterning method includes providing a pattern of alternating trench contacts and gates over a support structure. For each pair of adjacent trench contacts and gates, a trench contact is electrically insulated from an adjacent gate by a dielectric material and/or multiple layers of different dielectric materials, and the gates are recessed with respect to the trench contacts. The method further includes wrapping a protective layer of one or more dielectric materials, and a sacrificial helmet material on top of the trench contacts to protect them during the via contact patterning and etch processes for forming via contacts over one or more gates. Such a method may advantageously allow increasing the edge placement error margin for forming via contacts of metallization stacks.Type: ApplicationFiled: September 18, 2019Publication date: March 18, 2021Applicant: Intel CorporationInventors: Mohit K. Haran, Daniel James Bahr, Deepak S. Rao, Marvin Young Paik, Seungdo An, Debashish Basu, Kilhyun Bang, Jason W. Klaus, Reken Patel, Charles Henry Wallace, James Jeong, Ruth Amy Brain
-
Publication number: 20210082806Abstract: Some embodiments include an assembly having a memory stack which includes dielectric levels and conductive levels. A select gate structure is over the memory stack. A trench extends through the select gate structure. The trench has a first side and an opposing second side, along a cross-section. The trench splits the select gate structure into a first select gate configuration and a second select gate configuration. A void is within the trench and is laterally between the first and second select gate configurations. Channel material pillars extend through the memory stack. Memory cells are along the channel material pillars.Type: ApplicationFiled: September 18, 2019Publication date: March 18, 2021Applicant: Micron Technology, Inc.Inventors: John D. Hopkins, George Matamis
-
Publication number: 20210082807Abstract: Embodiments of the present invention are directed to fabrication method and resulting structures for placing self-aligned top vias at line ends of an interconnect structure. In a non-limiting embodiment of the invention, a line feature is formed in a metallization layer of an interconnect structure. The line feature can include a line hard mask. A trench is formed in the line feature to expose line ends of the line feature. The trench is filled with a host material and a growth inhibitor is formed over a first line end of the line feature. A via mask is formed over a second line end of the line feature. The via mask can be selectively grown on an exposed surface of the host material. Portions of the line feature that are not covered by the via mask are recessed to define a self-aligned top via at the second line end.Type: ApplicationFiled: September 18, 2019Publication date: March 18, 2021Inventors: Ashim DUTTA, Ekmini Anuja De Silva, Dominik METZLER, John Arnold
-
Publication number: 20210082808Abstract: A semiconductor memory device according to an embodiment includes a substrate, a first conductive layer provided across a first region and a second region of the substrate, a second conductive layer disposed above the first conductive layer to be away from the first conductive layer, the second conductive layer being provided across the first region and the second region, a pillar passing through the first conductive layer and the second conductive layer in a first direction in the second region, the pillar including a semiconductor film, a charge storage film provided between the semiconductor film and the first conductive layer and between the semiconductor film and the second conductive layer, a first insulating layer provided between the first conductive layer and the second conductive layer in the first region, the first insulating layer containing a first insulating material, the first insulating material being silicon oxide, a second insulating layer provided between the first conductive layer and theType: ApplicationFiled: February 26, 2020Publication date: March 18, 2021Applicant: Kioxia CorporationInventor: Hiroyasu SATO
-
Publication number: 20210082809Abstract: A semiconductor device includes a substrate having a chip region and a scribe lane region having first edges extending in a first direction and second edges extending in a second direction, a first insulating interlayer structure on the scribe lane region and including a low-k dielectric material, first conductive structures on a portion of the scribe lane region adjacent one of the first edges and each extending through the first insulating interlayer structure in a vertical direction and extending in the first direction, a second insulating interlayer on the first insulating interlayer structure and including a material having a dielectric constant greater than that of the first insulating interlayer structure, first vias each extending in the first direction through the second insulating interlayer to contact one of the first conductive structures, and a first wiring commonly contacting upper surfaces of the first vias.Type: ApplicationFiled: May 4, 2020Publication date: March 18, 2021Inventors: Jooncheol Kim, Sangwoo HONG
-
Publication number: 20210082810Abstract: A package substrate includes a substrate, an insulating protective layer and an interposer. The substrate has a first surface and a second surface opposing to the first surface. The substrate includes a plurality of first conductive pads embedded in the first surface. The insulating protective layer is disposed on the first surface of the substrate. The insulating protective layer has an opening for exposing the first conductive pads embedded in the first surface of the substrate. The interposer has a top surface and a bottom surface opposing to the top surface. The interposer includes a plurality of conductive vias and a plurality of second conductive pads located on the bottom surface. The interposer is located in a recess defined by the opening of the insulating protective layer and the first surface of the substrate. Each of the second conductive pads is electrically connected to corresponding first conductive pad.Type: ApplicationFiled: November 12, 2020Publication date: March 18, 2021Applicants: Industrial Technology Research Institute, Unimicron Technology Corp.Inventors: Yu-Hua Chen, Wei-Chung Lo, Tao-Chih Chang, Yu-Min Lin, Sheng-Tsai Wu
-
Publication number: 20210082811Abstract: A method for fabricating an integrated circuit upon a substrate may include forming a passive electrical component in a non-final layer of the integrated circuit and forming one or more electrical contacts in a final layer of the integrated circuit such that the one or more electrical contacts and the passive electrical component are positioned in a manner such that an imaginary line perpendicular to and from a surface of the substrate intersects the passive electrical component and the one or more electrical contacts.Type: ApplicationFiled: February 12, 2019Publication date: March 18, 2021Applicant: Cirrus Logic International Semiconductor Ltd.Inventors: Scott WARRICK, cHRISTIAN LARSEN, Eric J. KING, John L. MELANSON, Anthony S. DOY, David M. BIVEN
-
Publication number: 20210082812Abstract: A semiconductor device includes a component having a functionality. The semiconductor device further includes an interconnect structure electrically connected to the component. The interconnect structure is configured to electrically connect the component to a signal. The interconnect structure includes a first column of conductive elements and a second column of conductive elements. The interconnect structure further includes a first fuse on a first conductive level a first distance from the component, wherein the first fuse electrically connects the first column of conductive elements to the second column of conductive elements. The interconnect structure further includes a second fuse on a second conductive level a second distance from the component, wherein the second fuse electrically connects the first column of conductive elements to the second column of conductive elements, and the second distance is different from the first distance.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Inventors: Meng-Sheng CHANG, Shao-Yu CHOU, Po-Hsiang HUANG, An-Jiao FU, Chih-Hao CHEN
-
Publication number: 20210082813Abstract: A memory device and a manufacturing method thereof are provided. The memory device includes a word line, a bit line, an active region and a bit line contact structure. The word line is disposed in the substrate, and extends along a first direction. The bit line is disposed over the substrate, and extends along a second direction. The active region is disposed in the substrate, and extends along a third direction. The bit line contact structure is disposed between the active region and the bit line. A top view pattern of the bit line contact structure has a long axis. An angle between the extending direction of this long axis and the third direction is less than an angle between the extending direction of this long axis and the first direction, and is less than an angle between the extending direction of this long axis and the second direction.Type: ApplicationFiled: September 16, 2019Publication date: March 18, 2021Applicant: Winbond Electronics Corp.Inventors: Chia-Jung Chuang, Isao Tanaka, Yung-Wen Hung, Chao-Yi Huang
-
Publication number: 20210082814Abstract: A method for forming an interconnect structure is provided. The method for forming the interconnect structure includes forming a first dielectric layer over a substrate, forming a first conductive feature through the first dielectric layer, forming a first blocking layer on the first conductive feature, forming a first etching stop layer over the first dielectric layer and exposing the first blocking layer, removing at least a portion of the first blocking layer, forming a first metal bulk layer over the first etching stop layer and the first conductive feature, and etching the first metal bulk layer to form a second conductive feature electrically connected to the first conductive feature.Type: ApplicationFiled: September 16, 2019Publication date: March 18, 2021Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING, CO., LTD.Inventors: Shao-Kuan Lee, Cheng-Chin Lee, Hsin-Yen Huang, Hai-Ching Chen, Shau-Lin Shue
-
Publication number: 20210082815Abstract: A semiconductor device includes a substrate, a front side circuit disposed over a front surface of the substrate, and a backside power delivery circuit disposed over a back surface and including a back side power supply wiring coupled to a first potential. The front side circuit includes semiconductor fins and a first front side insulating layer covering bottom portions of the semiconductor fins, a plurality of buried power supply wirings embedded in the first front side insulating layer, the plurality of buried power supply wirings including a first buried power supply wiring and a second buried power supply wiring, and a power switch configured to electrically connect and disconnect the first buried power supply wiring and the second buried power supply wiring. The second buried power supply wiring is connected to the back side power supply wiring by a first through-silicon via passing through the substrate.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Inventor: Gerben DOORNBOS
-
Publication number: 20210082816Abstract: Semiconductor devices and methods of manufacture are provided wherein a metallization layer is located over a substrate, and a power grid line is located within the metallization layer. A signal pad is located within the metallization layer and the signal pad is surrounded by the power grid line. A signal external connection is electrically connected to the signal pad.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Inventors: Fong-yuan Chang, Noor Mohamed Ettuveettil, Po-Hsiang Huang, Sen-Bor Jan, Ming-Fa Chen, Chin-Chou Liu, Yi-Kan Cheng
-
Publication number: 20210082817Abstract: A semiconductor structure, a memory device, a semiconductor device and a semiconductor device manufacturing method are provided. The semiconductor structure includes a die, a power bus and a first pad assembly. The power bus is disposed on the die and extends in a predetermined direction. The first pad assembly is arranged on one side of the power bus. The first pad assembly includes at least four pads separated from one another along the predetermined direction by the first, the second and the third gaps. The first gap and the second gap both have a width larger than a width of the third gap and the first pad assembly includes a power pad coupled to the power bus and located between the first gap and the second gap. The power pad and the first and second gaps are all located between opposing ends of the power bus.Type: ApplicationFiled: November 30, 2020Publication date: March 18, 2021Inventor: Ling-Yi CHUANG
-
Publication number: 20210082818Abstract: A semiconductor device comprising a substrate is provided. The device further comprises a through-substrate via (TSV) extending into the substrate, and a substantially helical conductor disposed around the TSV. The substantially helical conductor can be configured to generate a magnetic field in the TSV in response to a current passing through the helical conductor. More than one TSV can be included, and/or more than one substantially helical conductor can be provided.Type: ApplicationFiled: December 1, 2020Publication date: March 18, 2021Inventor: Kyle K. Kirby
-
Publication number: 20210082819Abstract: A package structure including a first semiconductor die, a second semiconductor die, a molding compound, a bridge structure, through insulator vias, an insulating encapsulant, conductive bumps, a redistribution layer and seed layers is provided. The molding compound encapsulates the first and second semiconductor die. The bridge structure is disposed on the molding compound and electrically connects the first semiconductor die with the second semiconductor die. The insulating encapsulant encapsulates the bridge structure and the through insulator vias. The conductive bumps are electrically connecting the first and second semiconductor dies to the bridge structure and the through insulator vias. The redistribution layer is disposed on the insulating encapsulant and over the bridge structure. The seed layers are respectively disposed in between the through insulator vias and the redistribution layer.Type: ApplicationFiled: November 26, 2020Publication date: March 18, 2021Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chih-Wei Wu, Ying-Ching Shih
-
Publication number: 20210082820Abstract: A semiconductor device includes: a first semiconductor element having a first electrode on a main surface side thereof and a second electrode on a back surface side thereof; a base material provided with a connection conductor connected to the first electrode; a sealing resin provided on the base material to seal the first semiconductor element; and a first via provided in the sealing resin and electrically connected to the second electrode of the first semiconductor element.Type: ApplicationFiled: September 16, 2020Publication date: March 18, 2021Inventor: Shinji WAKISAKA
-
Publication number: 20210082821Abstract: A method of fabricating an integrated circuit device is provided. The method includes depositing a first dielectric layer over a semiconductor substrate and forming first and second via contacts in the first dielectric layer and extending below a bottom surface of the first dielectric layer. The method also includes etching back the first dielectric layer to expose upper portions of the first and second via contacts. The method further includes depositing an etch stop layer conformally on the upper portions of the first and second via contacts and on the first dielectric layer. In addition, the method includes depositing a second dielectric layer on the etch stop layer and forming first and second metal lines in the second dielectric layer to be electrically connected to the first via contact and the second via contact, respectively.Type: ApplicationFiled: November 10, 2020Publication date: March 18, 2021Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.Inventors: Kuo-Chiang TSAI, Jyh-Huei CHEN, Jye-Yen CHENG
-
Publication number: 20210082822Abstract: An electronic interposer may be formed comprising an upper section, a lower section and a middle section. The upper section and the lower section may each have between two and four layers, wherein each layer comprises an organic material layer and at least one conductive route comprising at least one conductive trace and at least one conductive via. The middle section may be formed between the upper section and the lower section, wherein the middle section comprises up to eight layers, wherein each layer comprises an organic material and at least one conductive route comprising at least one conductive trace and at least one conductive via, and wherein a thickness of each layer of the middle section is thinner than a thickness of any of the layers of the upper section and thinner than a thickness of any of the layers of the lower section.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Applicant: Intel CorporationInventors: Aleksandar Aleksov, Henning Braunisch, Shawna Liff, Brandon Rawlings, Veronica Strong, Johanna Swan
-
Publication number: 20210082823Abstract: According to one embodiment, a semiconductor device includes a first semiconductor chip including a first metal pad and a second metal pad; and a second semiconductor chip including a third metal pad and a fourth metal pad, the third metal pad joined to the first metal pad, the fourth metal pad coupled to the second metal pad via a dielectric layer, wherein the second semiconductor chip is coupled to the first semiconductor chip via the first metal pad and the third metal pad.Type: ApplicationFiled: March 3, 2020Publication date: March 18, 2021Applicant: KIOXIA CORPORATIONInventors: Nobuyuki MOMO, Keisuke NAKATSUKA
-
Publication number: 20210082824Abstract: A semiconductor package includes a redistribution layer having a first surface and a second surface opposite to each other, the redistribution layer including a plurality of first redistribution pads on the first surface, a semiconductor chip on the second surface of the redistribution layer, an active surface of the semiconductor chip facing the redistribution layer, a plurality of conductive structures on the second surface of the redistribution layer, the plurality of conductive structures being spaced apart from the semiconductor chip, and a plurality of external connection terminals on and coupled to the conductive structures, the plurality of first redistribution pads have a pitch smaller than a pitch of the plurality of external connection terminals.Type: ApplicationFiled: November 30, 2020Publication date: March 18, 2021Inventors: Hae-Jung YU, Kyung Suk OH
-
Publication number: 20210082825Abstract: An integrated circuit package may be formed including at least one die side integrated circuit device having an active surface electrically attached to an electronic interposer, wherein the at least one die side integrated circuit device is at least partially encased in a mold material layer and wherein a back surface of the at least one die side integrated circuit device is in substantially the same plane as an outer surface of the mold material layer. At least one stacked integrated circuit device may be electrically attached to the back surface of the at least one die side integrated circuit through an interconnection structure formed between the at least one die side integrated circuit device and the at least one stacked integrated circuit device.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Applicant: Intel CorporationInventors: Veronica Strong, Aleksandar Aleksov, Henning Braunisch, Brandon Rawlings, Johanna Swan, Shawna Liff
-
Publication number: 20210082826Abstract: Semiconductor packages and package assemblies having active dies and external die mounts on a silicon wafer, and methods of fabricating such semiconductor packages and package assemblies, are described. In an example, a semiconductor package assembly includes a semiconductor package having an active die attached to a silicon wafer by a first solder bump. A second solder bump is on the silicon wafer laterally outward from the active die to provide a mount for an external die. An epoxy layer may surround the active die and cover the silicon wafer. A hole may extend through the epoxy layer above the second solder bump to expose the second solder bump through the hole. Accordingly, an external memory die can be connected directly to the second solder bump on the silicon wafer through the hole.Type: ApplicationFiled: November 24, 2020Publication date: March 18, 2021Inventors: Vipul Vijay MEHTA, Eric Jin LI, Sanka GANESAN, Debendra MALLIK, Robert Leon SANKMAN
-
Publication number: 20210082827Abstract: A method of forming a semiconductor device includes arranging a semi-finished substrate, which has been tested and is known to be good, on a carrier substrate. Encapsulating the semi-finished substrate in a first encapsulant and arranging at least one semiconductor die over the semi-finished substrate. Electrically coupling at least one semiconductor component of the at least one semiconductor die to the semi-finished substrate and encasing the at least one semiconductor die and portions of the first encapsulant in a second encapsulant. Removing the carrier substrate from the semi-finished substrate and bonding a plurality of external contacts to the semi-finished substrate.Type: ApplicationFiled: November 30, 2020Publication date: March 18, 2021Inventors: Jiun Yi Wu, Chen-Hua Yu, Chung-Shi Liu, Chien-Hsun Lee
-
Publication number: 20210082828Abstract: An electronic circuit device according to the present invention includes a base substrate including a wiring layer having a connection part, at least one electronic circuit element, and a re-distribution layer including a photosensitive resin layer, the photosensitive resin layer enclosing a surface on which a connection part of the electronic circuit element is formed and a side surface of the electronic circuit element and embedding a first wiring photo via, a second wiring photo via and a wiring, the first wiring photo via directly connected to the connection part of the electronic circuit element, the second wiring photo via arranged at the outer periphery of the electronic circuit element and directly connected to a connection part of the wiring layer, the wiring electrically connected to the first wiring photo via and the second wiring photo via on a same surface.Type: ApplicationFiled: November 30, 2020Publication date: March 18, 2021Applicant: RISING TECHNOLOGIES CO., LTD.Inventor: Shuzo AKEJIMA
-
Publication number: 20210082829Abstract: Interconnect structures and method of forming the same are disclosed herein. An exemplary interconnect structure includes a first contact feature in a first dielectric layer, a second dielectric layer over the first dielectric layer, a third dielectric layer over the second dielectric layer, a second contact feature extending through the second dielectric layer and the third dielectric layer, and a graphene layer between the second contact feature and the third dielectric layer.Type: ApplicationFiled: September 16, 2019Publication date: March 18, 2021Inventors: Shin-Yi Yang, Ming-Han Lee, Shau-Lin Shue
-
Publication number: 20210082830Abstract: A package structure includes a semiconductor die and a redistribution circuit structure. The redistribution circuit structure is disposed on and electrically connected to the semiconductor die and includes a metallization layer and a dielectric layer disposed on the metallization layer. The metallization layer has conductive patterns, where each of the conductive patterns includes crystal grains, the crystal grains each are in a column shape and include a plurality of first banded structures having copper atoms oriented on a (220) lattice plane.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Yu-Ming Lee, Chiang-Hao Lee, Hung-Jui Kuo, Ming-Che Ho
-
Publication number: 20210082831Abstract: The present disclosure relates to an integrated circuit having a conductive interconnect disposed on a dielectric over a substrate. A first liner is arranged along an upper surface of the conductive interconnect. A barrier layer is arranged along a lower surface of the conductive interconnect and contacts an upper surface of the dielectric. The barrier layer and the first liner surround the conductive interconnect. A second liner is located over the first liner and has a lower surface contacting the upper surface of the dielectric.Type: ApplicationFiled: November 25, 2020Publication date: March 18, 2021Inventors: Su-Jen Sung, Chih-Chiang Chang, Chia-Ho Chen
-
Publication number: 20210082832Abstract: A semiconductor structure is provided. The semiconductor structure comprises a first conductive feature embedded within a first dielectric layer, a via disposed over the first conductive feature, a second conductive feature disposed over the via, and a graphene layer disposed over at least a portion of the first conductive feature. The via electrically couples the first conductive feature to the second conductive feature.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Inventors: Shin-Yi Yang, Yu-Chen Chan, Min-Han Lee, Hai-Ching Chen, Shau-Lin Shue
-
Publication number: 20210082833Abstract: An anti-electromagnetic interference radio frequency module and an implementation method therefor. The anti-electromagnetic interference radio frequency module comprises a radio frequency module body, the inside of the radio frequency module body is provided with an electrical connection area (1) and a grounding area (2), a metal thin film structure (4) is attached to an upper surface and side surfaces of the radio frequency module body, and the metal thin film structure is connected to the grounding area, forming an anti-electromagnetic interference shielding layer structure which is integrated with the radio frequency module body. The radio frequency module achieves an anti-electromagnetic interference effect by means of the anti-electromagnetic interference shielding layer structure, so that electromagnetic interference generated around the radio frequency module is effectively isolated, thereby improving the performance of the radio frequency module.Type: ApplicationFiled: July 1, 2018Publication date: March 18, 2021Applicant: VANCHIP (TIANJIN) TECHNOLOGY CO., LTD.Inventors: Fujuan JIN, Yunfang BAI
-
Publication number: 20210082834Abstract: An interconnect structure includes a first and second insulating layer, a first and second conductive line, and a first, second, and third conductive via. The second insulating layer is disposed on the first insulating layer. The first conductive line including a first and second portion, and the first, second, and the third conductive vias are embedded in the first insulating layer. The second conductive line including a third portion and fourth portion is embedded in the second insulating layer. The first conductive via connects the first and third portions. The second conductive via connects the second and third portions. The third conductive via connects the second and fourth portions. A first cross-sectional area surrounded by the first, second, third portions, the first, second conductive vias is substantially equal to a second cross-sectional area surrounded by the second, third, fourth portions, the second, third conductive vias.Type: ApplicationFiled: November 25, 2020Publication date: March 18, 2021Inventors: Ting-Cih KANG, Hsih-Yang CHIU
-
Publication number: 20210082835Abstract: A semiconductor device package and a method for packaging the same are provided. A semiconductor device package includes a carrier, an electronic component, a buffer layer, a reinforced structure, and an encapsulant. The electronic component is disposed over the carrier and has an active area. The buffer layer is disposed on the active area of the electronic component. The reinforced structure is disposed on the buffer layer. The encapsulant encapsulates the carrier, the electronic component and the reinforced structure.Type: ApplicationFiled: September 12, 2019Publication date: March 18, 2021Applicant: Advanced Semiconductor Engineering, Inc.Inventors: Yu-Che HUANG, Lu-Ming LAI
-
Publication number: 20210082836Abstract: A substrate structure includes a chip attach area and an upper side rail surrounding the chip attach area. The upper side rail includes an upper stress relief structure and an upper reinforcing structure. The upper stress relief structure surrounds the upper chip attach area. The upper reinforcing structure surrounds the upper stress relief structure. A stress relieving ability of the upper stress relief structure is greater than a stress relieving ability of the upper reinforcing structure. A structural strength of the upper reinforcing structure is greater than a structural strength of the upper stress relief structure.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Applicant: Advanced Semiconductor Engineering, Inc.Inventor: Shun Sing LIAO
-
Publication number: 20210082837Abstract: An electronic package is provided and includes a plurality of electronic elements, a spacing structure connecting each of the plurality of electronic elements, and a plurality of conductive elements electrically connected to the plurality of electronic elements and serving as external contacts. The spacing structure has a recess to enhance the flexibility of the electronic elements after the electronic elements are connected to one another, thereby preventing the problem of warpage. A method for fabricating the electronic package is also provided.Type: ApplicationFiled: May 6, 2020Publication date: March 18, 2021Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Yu-Lung Huang, Chee-Key Chung, Yuan-Hung Hsu, Chi-Jen Chen
-
Publication number: 20210082838Abstract: An electronic component includes a substrate comprising a die attach region and a perimeter region on a front side of the substrate; and at least one thermal indicator disposed within the perimeter region for monitoring the cumulative heat exposure of the substrate. The thermal indicator signals when the predetermined thermal budget limit that correlates with the decline in the condition of the OSP layer or the degradation of the adhesion of the die attach films is reached.Type: ApplicationFiled: November 3, 2019Publication date: March 18, 2021Inventors: Peng Chen, Houde Zhou, Chao Gu
-
Publication number: 20210082839Abstract: A method of manufacturing a die seal ring including the following steps is provided. A dielectric layer is formed on a substrate. Conductive layers stacked on the substrate are formed in the dielectric layer. Each of the conductive layers includes a first conductive portion and a second conductive portion. The second conductive portion is disposed on the first conductive portion. A width of the first conductive portion is smaller than a width of the second conductive portion. A first air gap is formed between a sidewall of the first conductive portion and the dielectric layer. A second air gap is formed between a sidewall of the second conductive portion and the dielectric layer.Type: ApplicationFiled: November 24, 2020Publication date: March 18, 2021Applicant: United Microelectronics Corp.Inventors: Shih-Che Huang, Shih-Hsien Chen, Ching-Li Yang, Chih-Sheng Chang
-
Publication number: 20210082840Abstract: The disclosed systems, structures, and methods are directed to a mm-Wave communication structure employing a first transmission structure employing a first ring transition structure followed by a first ground structure and a second ground structure configured to carry a ground signal, a second transmission structure employing a second ring transition structure followed by a third ground structure and a fourth ground structure configured to carry the ground signal, a third transmission structure configured to carry a mm-Wave signal, wherein the third transmission structure begins at the center of the first ring transition structure and the second ring transition structure and the third transmission structure is coplanar with the second transmission structure, and a fourth transmission structure configured to operatively couple an IC and the first transmission layer, the second transmission layer, and the third transmission structure.Type: ApplicationFiled: September 12, 2019Publication date: March 18, 2021Inventors: Houssam KANJ, Wenyao ZHAI, Hari Krishna POTHULA, Morris REPETA
-
Publication number: 20210082841Abstract: A chip package includes a semiconductor substrate, a supporting element, an antenna layer, and a redistribution layer. The semiconductor substrate has an inclined sidewall and a conductive pad that protrudes from the inclined sidewall. The supporting element is located on the semiconductor substrate, and has a top surface facing away from the semiconductor substrate, and has an inclined sidewall adjoining the top surface. The antenna layer is located on the top surface of the supporting element. The redistribution layer is located on the inclined sidewall of the supporting element, and is in contact with a sidewall of the conductive pad and an end of the antenna.Type: ApplicationFiled: September 16, 2020Publication date: March 18, 2021Inventors: Po-Han LEE, Chia-Ming CHENG, Jiun-Yen LAI, Ming-Chung CHUNG, Wei-Luen SUEN
-
Publication number: 20210082842Abstract: A wireless transmission module, chips, a passive component, and a coil are integrated into an integral structure, so that an integration level of the wireless transmission module is improved. In addition, the integral structure can effectively implement independence of the module, and the independent module can be flexibly arranged inside structural design of an electronic device, and does not need to be disposed on a mainboard of the electronic device. Only an input terminal of the wireless transmission module needs to be retained on the mainboard of the electronic device. In addition, the integral structure can further effectively increase a capability of a product for working continuously and normally in an extremely harsh scenario, and improve product reliability. In addition, in the structure of the wireless transmission module, the chips and the coil are integrated, and signal transmission paths between the chips and the coil are relatively short.Type: ApplicationFiled: November 30, 2020Publication date: March 18, 2021Inventors: Qijing HE, Xiaojing LIAO, Zhaozheng HOU
-
Publication number: 20210082843Abstract: The present application discloses a semiconductor device and a method for fabricating the semiconductor device. The semiconductor device includes a first conductive body, a second conductive body positioned separate from the first conductive body, a plurality of liners respectively correspondingly attached to a side surface of the first conductive body and a side surface of the second conductive body, and a first insulating segment positioned between the first conductive body and the second conductive body.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Inventor: Ping HSU
-
Publication number: 20210082844Abstract: An integrated circuit (IC) device includes a lower electrode formed on a substrate, and an upper support structure disposed around the lower electrode and supporting the lower electrode. The upper support structure includes an upper support pattern surrounding the lower electrode and extending in a lateral direction parallel to the substrate, the upper support pattern having a hole through which the lower electrode passes, and an upper spacer support pattern between the upper support pattern and the lower electrode inside the hole and having an outer sidewall in contact with the upper support pattern and an inner sidewall in contact with the lower electrode, wherein a width of the upper spacer support pattern in the lateral direction decreases in a direction toward the substrate. To manufacture an IC device, an upper support pattern is formed on a substrate. An upper spacer support film is formed to cover a sidewall and a top surface of the upper support pattern.Type: ApplicationFiled: April 14, 2020Publication date: March 18, 2021Inventors: Dongwoo Kim, Hyukwoo Kwon, Seongmin Choo, Byoungdeog Choi
-
Publication number: 20210082845Abstract: A redistribution layer with a landing pad is formed over a substrate with one or more mesh holes extending through the landing pad. The mesh holes may be arranged in a circular shape, and a passivation layer may be formed over the landing pad and the mesh holes. An opening is formed through the passivation layer and an underbump metallization is formed in contact with an exposed portion of the landing pad and extends over the mesh holes. By utilizing the mesh holes, sidewall delamination and peeling that might otherwise occur may be reduced or eliminated.Type: ApplicationFiled: November 9, 2020Publication date: March 18, 2021Inventors: Cheng-Hsien Hsieh, Hsien-Wei Chen, Chen-Hua Yu, Tsung-Shu Lin, Wei-Cheng Wu
-
Publication number: 20210082846Abstract: A semiconductor structure and a manufacturing method thereof are provided. The semiconductor structure includes a semiconductor substrate, an interconnection structure, a through substrate via, an insulating layer, a conductive pillar, a dummy conductive pillar, a passivation layer and a bonding pad. The interconnection structure is disposed over the semiconductor substrate. The through substrate via at least partially extends in the semiconductor substrate along a thickness direction of the semiconductor substrate, and electrically connects to the interconnection structure. The insulating layer is disposed over the interconnection structure. The conductive pillar is disposed in the insulating layer, and electrically connected to the through substrate via. The dummy conductive pillar is disposed in the insulating layer, and laterally separated from the conductive pillar. The passivation layer is disposed over the insulating layer.Type: ApplicationFiled: September 16, 2019Publication date: March 18, 2021Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Yung-Chi Lin, Chen-Hua Yu, Tsang-Jiuh Wu, Wen-Chih Chiou
-
Publication number: 20210082847Abstract: A redistribution structure includes a first dielectric layer, a pad pattern, and a second dielectric layer. The pad pattern is disposed on the first dielectric layer and includes a pad portion and a peripheral portion. The pad portion is embedded in the first dielectric layer, wherein a lower surface of the pad portion is substantially coplanar with a lower surface of the first dielectric layer. The peripheral portion surrounds the pad portion. The second dielectric layer is disposed on the pad pattern and includes a plurality of extending portions extending through the peripheral portion.Type: ApplicationFiled: November 29, 2020Publication date: March 18, 2021Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chia-Kuei Hsu, Ming-Chih Yew, Po-Hao Tsai, Po-Yao Lin, Shin-Puu Jeng
-
Publication number: 20210082848Abstract: Methods and apparatus for forming a semiconductor device package with a transmission line using a micro-bump layer are disclosed. The micro-bump layer may comprise micro-bumps and micro-bump lines, formed between a top device and a bottom device. A signal transmission line may be formed using a micro-bump line above a bottom device. A ground plane may be formed using a redistribution layer (RDL) within the bottom device, or using additional micro-bump lines. The RDL formed ground plane may comprise open slots. There may be RDLs at the bottom device and the top device above and below the micro-bump lines to form parts of the ground planes.Type: ApplicationFiled: November 16, 2020Publication date: March 18, 2021Inventors: Chin-Wei Kuo, Hsiao-Tsung Yen, Min-Chie Jeng, Yu-Ling Lin
-
Publication number: 20210082849Abstract: A semiconductor device includes a substrate includes a first layer and a second layer over the first layer, a bump disposed over the second layer, a molding disposed over the second layer and surrounding the bump, and a retainer disposed over the second layer, wherein the retainer is disposed between the molding and a periphery of the substrate. Further, a method of manufacturing a semiconductor device includes providing a substrate, disposing several bumps on the substrate, disposing a retainer on the substrate and surrounding the bumps, and disposing a molding between the bumps and the retainer.Type: ApplicationFiled: November 30, 2020Publication date: March 18, 2021Inventors: TUNG-LIANG SHAO, YU-CHIA LAI, HSIEN-MING TU, CHANG-PIN HUANG, CHING-JUNG YANG
-
Publication number: 20210082850Abstract: A semiconductor structure including an integrated circuit die and conductive bumps is provided. The integrated circuit die includes bump pads. The conductive bumps are disposed on the bump pads. Each of the conductive bumps includes a first pillar portion disposed on one of the bump pads and a second pillar portion disposed on the first pillar portion. The second pillar portion is electrically connected to one of the bump pads through the first pillar portion, wherein a first width of the first pillar portion is greater than a second width of the second pillar portion. A package structure including the above-mentioned semiconductor structure is also provided.Type: ApplicationFiled: September 17, 2019Publication date: March 18, 2021Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Jung-Hua Chang, Szu-Wei Lu, Ying-Ching Shih