Patents Represented by Attorney, Agent or Law Firm Steven Lin
  • Patent number: 6557131
    Abstract: A Built-In Self-Test (BIST) circuit is employed to automatically test integrated analog to digital converters (ADC). Proposed technique applies delta-sigma (&Dgr;&Sgr;) modulator concept to ADC testing and results in a fully automated accurate test procedure suitable for differential non-linearity (DNL) and integral non-linearity (INL) testing. Additional analog circuitry does not have a significant effect on the test accuracy and the test resolution is determined by the sampling frequency of the delta-sigma modulator.
    Type: Grant
    Filed: December 23, 1999
    Date of Patent: April 29, 2003
    Assignee: Cirrus Logic, Inc.
    Inventor: Karim Arabi
  • Patent number: 6542150
    Abstract: A display controller in a computer system controls the asynchronous output of graphics display data in a computer system having at least one fixed resolution flat panel display. Fixed panel displays may have problems displaying non-native resolutions particularly at lower resolutions. The controller of the present invention uses a time base converter, horizontal and vertical Discrete Time Oscillators (DTO), and polyphase interpolator, which may be Discrete Cosine Transform(DCT)-based to expand graphics display data asynchronously from native resolution to at least one resolution suitable for display on a fixed resolution panel. Graphics data may also be output asynchronously to a CRT. Time base converter receives frequency related input parameters and generates at least one asynchronous output at the desired output resolution.
    Type: Grant
    Filed: June 28, 1996
    Date of Patent: April 1, 2003
    Assignee: Cirrus Logic, Inc.
    Inventors: Sridhar Kotha, Vlad Bril, Alexander J. Eglit
  • Patent number: 6531906
    Abstract: A delay system includes a first filter configured for receiving a selected input signal and a first mechanism for activating the first filter to produce a delayed output signal which is a function of a selected input signal. The delay system further includes a second filter configured for receiving a signal from said first filter to apply an additional delay to the signal received by said first filter, and a second mechanism for activating the second filter to produce a delayed signal which is a function of a signal received from the first filter. The delay system further comprises a divider system for tracking times from a clock reference. The delay system implements a method of delaying a received signal by sampling a selected signal with a predetermined clock signal and producing the selected signal at a time delayed to the extent of a comparison of a reduced frequency clock with a predetermined value.
    Type: Grant
    Filed: December 5, 2001
    Date of Patent: March 11, 2003
    Assignee: Cirrus Logic, Inc.
    Inventors: William F. Gardei, Douglas F. Pastorello
  • Patent number: 6501692
    Abstract: A stress test circuit and method for static random access memory (“SRAM”) cells of an SRAM device are disclosed. The stress test component has a resistance element and a switch component to electrically couple the resistance element between a bit line and complementary bit line of an SRAM cell storing a digital value. Stress test component is activated to electrically couple the resistance element to the bit line and complementary bit line. An electrical path is created causing a voltage on an SRAM circuit path maintaining the digital value to be pulled in one direction by a stress current. The electrical path causes another voltage on another SRAM circuit path maintaining a complementary digital value to be pulled in an opposite direction by the stress current. The SRAM cell is then read to determine whether the digital value has changed state.
    Type: Grant
    Filed: September 17, 2001
    Date of Patent: December 31, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: John L. Melanson, Dimitris Pantelakis, Robert A. Jensen, Vikram Shenoy
  • Patent number: 6490237
    Abstract: A Fuzzy Inference System (FIS) algorithm capable of discriminating among various disc types including double-layer DVD, single-layer DVD, CD-ROM/CD-Audio, CD-R, and CD-RW is used to identify disc type in an optical drive. This FIS optical disc determination algorithm relies on the physical properties of the reflecting layer of an optical disc, using a DVD and CD photo diode outputs, to discriminate among several disc types. Focus error and quad sum data from both DVD and CD lasers is provided as eight inputs to a nineteen rule Sugeno FIS which outputs a value corresponding to drive type.
    Type: Grant
    Filed: May 14, 2001
    Date of Patent: December 3, 2002
    Assignee: Cirrus Logic, Inc.
    Inventor: Lou Supino
  • Patent number: 6487674
    Abstract: A data clock pin SCLK may be used to receive an SCLK signal as well as sleep and reset signals. During normal operation, the SCLK input pin may receive the SCLK signal, a square wave type clock signal. However, the SCLK signal may also be coupled to a one-shot within the device. When signal SCLK is held high for a predetermined period of time, the one-shot is triggered and a SLEEP signal is generated. The device reacts to this SLEEP signal by entering a sleep mode. Similarly, if the SCLK signal is held low for a predetermined period of time, the one-shot may output a low level RESET signal. This RESET signal resets the device into an initial condition state. Other modes of operation, such as test modes and the like may be entered into by holding the SCLK signal high or low in conjunction with a predetermined logic level on another pin (e.g., VREF).
    Type: Grant
    Filed: March 8, 2000
    Date of Patent: November 26, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Joe White, Jerome Johnston, Douglas F. Pastorello
  • Patent number: 6480041
    Abstract: A buffer arrangement uses separate amplifiers for handling for positive going signal transitions and for negative going signal transitions respectively. A comparator detects the direction of transition and a switching element connects signal input lines in the appropriate sense to the respective amplifiers based on the output of the comparator. This permits amplifiers optimized for positive or negative going transitions to be used.
    Type: Grant
    Filed: October 25, 2000
    Date of Patent: November 12, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Axel Thomsen, Lei Wang
  • Patent number: 6469650
    Abstract: A method and system for selecting implementation of a filter controller between a single conversion that ensures a fully-settled converted output and a continuous conversion of an input signal are disclosed. State machine determines whether convert start signal has a duration, which ends on or before a first occurrence of a conversion done on the input signal. Conversion done is an occurrence of when a bit set has been converted from the input signal. If convert start signal has a duration which ends on or before the first occurrence of conversion done, then state machine selects and implements single conversion of the input signal. Digital system ensures a fully-settled converted output by waiting for the filter to receive and filter a predetermined number of bit sets for a conversion output and then outputting the conversion output. Otherwise, state machine selects and implements continuous conversion of the input signal.
    Type: Grant
    Filed: March 6, 2001
    Date of Patent: October 22, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Kartik Nanda, Aryesh Amar, Saibun Wong, Jerome E. Johnston
  • Patent number: 6449494
    Abstract: A portable radio telephone handset operates as a data transfer terminal as well as an analog cellular telephone subscriber station. Two modes of operation, an analog cellular communication mode and a Cellular Digital Packet Data (CDPD) mode, are available in the handset. The handset distinguishes between paging signals indicating CDPD mode communications and those indicating analog cellular communications. The handset also automatically preempts CDPD communications in favor of analog cellular communications such as those carried out in an AMPS configuration. The handset maintains an active status on a CDPD communication channel during a “sleep mode”, when the handset can carry out AMPS activity.
    Type: Grant
    Filed: June 29, 1998
    Date of Patent: September 10, 2002
    Assignee: Cirrus Logic, Inc.
    Inventor: Russell P. Cashman
  • Patent number: 6445315
    Abstract: Measurement data collected by isolated ADCs in multiple channels may be related. In such a scenario, data may be transmitted to a microcontroller or programmable logic device for centralized processing. Gain and offset of the ADCs in different channels, particularly their drift relative to one another, is an issue which requires attention. In particular, a pair of precision resistors is provided to calibrate the different channels. The ADCs may be factory calibrated and the ratio between the two precision resistors stored within the ADCs. The ADCs may later self-calibrate by comparing their relative gains to the stored resistor ratio. Gain of one of the ADCs may be adjusted relative to the other in order to maintain a relative gain calibration. Although absolute gain is not calibrated (as the resistors are isolated) for particular applications, only relative gain between the ADCs is relevant.
    Type: Grant
    Filed: July 12, 2001
    Date of Patent: September 3, 2002
    Assignee: Cirrus Logic, Inc.
    Inventor: Frank den Breejen
  • Patent number: 6445330
    Abstract: The present invention provides an alternative to Prior Art isolation techniques by providing a capacitively coupled reference voltage and a capacitively coupled gain calibration. The isolation technique of the present invention is based upon the idea of a near unity gain capacitive divider. If the load or parasitic capacitance is Cload and the isolation capacitance is Ciso, then the gain between input and output can be calculated as Vout/Vin=(Ciso)/(Ciso+Cload), which will be nearly unity (i.e., 1) when Ciso>>Cload. In addition, if Ciso>>Cload, the gain will also be largely insensitive to variations in Ciso and Cload. For example, if Cin is 100 ppm of Ciso, then a 10% variation in Ciso or Cload results in only a 10 ppm variation in the voltage gain.
    Type: Grant
    Filed: April 16, 2001
    Date of Patent: September 3, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Axel Thomsen, Qicheng Yu
  • Patent number: 6434110
    Abstract: A communication integrated circuit, such as a full-duplex speakerphone circuit, includes a double-talk detector that operates in combination with an echo canceller. The echo canceller includes an adaptive filter with filter coefficients that are regularly adjusted to train to a received echo. The double-talk detector includes an ERLE detector for measuring the current ERLE of the echo canceller and a logic circuit for determining a best ERLE value over a plurality of measurements. The double-talk detector also includes a power estimator and noise estimator for determining a noise level. The noise level attained when the ERLE value is the best ERLE value is saved as a benchmark noise level. Filter coefficients of the echo canceller are updated or updating is blocked based on several considerations including a comparison of ERLE value to best ERLE value, the noise level in comparison to the benchmark noise level, whether the circuit is operating in half-duplex or full-duplex mode, and detection of a tone.
    Type: Grant
    Filed: March 20, 1998
    Date of Patent: August 13, 2002
    Assignee: Cirrus Logic, Inc.
    Inventor: Nariankadu D. Hemkumar
  • Patent number: 6426713
    Abstract: In a signal processing integrated circuit having a plurality of physical channels and a plurality of gain registers, a plurality of offset registers and an plurality of setup registers, mechanisms are provided to assign one of a plurality of gain registers independently of a selected one of a plurality of offset registers when processing signals from a physical channel.
    Type: Grant
    Filed: October 25, 2000
    Date of Patent: July 30, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Aryesh Amar, Edwin De Angel, Eric J. Swanson
  • Patent number: 6424687
    Abstract: A method and device to synchronize sampled digital data transferred from an input section to an output section prevents data overrun or underrun due to timing differences of timing signals of the input and output section. The timing synchronization device has an input sampled data counter to determine a number of samples in a frame time of the input sampled data. The timing synchronization device further has an interpolator to estimate data sample values for each sample of the input sampled data to coincide with each sample of the output sampled data if the number of samples in said input sampled data is less than an expected number of samples in said output sampled data.
    Type: Grant
    Filed: March 15, 1999
    Date of Patent: July 23, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Wenshun Tian, Kah Yong
  • Patent number: 6417797
    Abstract: The present invention is a multi-purpose portable imaging device. The device is small enough to be hand-held or wearable and has embedded on its surface at least one sensor. These sensors may be active or passive. Analog energy received from the sensors is converted into a digital format and sent to an advanced computer. The computer is constructed on parallel architecture platform. The computer has the capability of taking data from multiple sensors and providing sensor fusion features. The data is processed and displayed in a graphical format in real time which is viewed on the imaging device. A keypad for entering data and commands is available on the device. The device has the capability of using a removable cartridge embedded with read only memory modules containing application software for manipulating data from the sensors. The application cartridge provides the imaging device with its multi-purpose functionality.
    Type: Grant
    Filed: June 1, 1999
    Date of Patent: July 9, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Robert E. Cousins, Steven A. Shaw
  • Patent number: 6417792
    Abstract: An analog to digital converter system includes first and second delta sigma converters, a calculation engine, and a serial interface on a single chip. The calculation engine is configured to calculate energy, power, rms current and voltage for single phase 2 or 3 wire power meters. Voltage and current are measured with a shunt or transformer, and a divider or transformer, respectively. The serial interface is bidirectional for communication with a microprocessor or controller, and provides a fixed width programmable frequency output proportional to energy. The digital converter system is user system calibratible.
    Type: Grant
    Filed: January 18, 2000
    Date of Patent: July 9, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: Eric T. King, Douglas F. Pastorello, Bruce P. Del Signore, Victor Aguilar, Frank Den Breejen, William F. Gardei
  • Patent number: 6400297
    Abstract: A method and system are disclosed for operating two or more integrator amplifiers with different power supplies for a modulator of an analog-to-digital (“A/D”) converter. A first, upstream integrator is operated with one power supply, and the other downstream integrator(s) is/are operated with at least another power supply. The modulator has amplifiers with coefficient gains having values that are determined and set so that voltage levels for the at least another integrator are maintained within operating and output limits. An integrating coefficient gain k1 for the first integrator is set to have a sufficiently large value so that an integrating capacitor can be made small for the one integrator. Another integrating coefficient gain k2 for a second integrator is set to have a sufficiently small value so that an output voltage from the first integrator is sufficiently attenuated to a voltage value within an operating range of the second integrator.
    Type: Grant
    Filed: April 26, 2001
    Date of Patent: June 4, 2002
    Assignee: Cirrus Logic, Inc.
    Inventor: John Christopher Tucker
  • Patent number: 6392580
    Abstract: Techniques are disclosed for permitting low power operation of a signal processing circuit, such as a mixed signal processing circuit, by operating devices of the digital signal processing side at an energy-delay minimum. To permit this to occur, the negative logic supply rail of the digital signal processing circuit is operated at a negative potential. This negative potential is generated using a charge pump on an integrated circuit chip which can be also used to create a negative substrate potential. A positive logic supply rail can be generated using a DC to DC converter or voltage regulator. The potential of the positive logic supply rail can be negative, as long at it is more positive than the potential of the negative logic supply rail.
    Type: Grant
    Filed: June 11, 1999
    Date of Patent: May 21, 2002
    Assignee: Cirrus Logic, Inc.
    Inventor: Eric J. Swanson
  • Patent number: 6389270
    Abstract: Station scan circuitry for a radio-frequency receiver and corresponding methods are disclosed that efficiently determine the presence of a station on available channels. The station scan circuitry includes circuitry that determines if the signal power on a given channel exceeds a threshold value. Additional circuitry compares the channel signal strength and the adjacent channel signal to determine if a ratio of the two exceeds a threshold level. If both the signal power and the signal strength ratio are sufficient, the station scan circuitry indicates that a station has been found. To make the signal strength comparison, the station scan circuitry includes circuitry for determining a post-filter signal strength and a pre-filter signal strength for the received signal.
    Type: Grant
    Filed: March 10, 1999
    Date of Patent: May 14, 2002
    Assignee: Cirrus Logic, Inc.
    Inventors: James M. Nohrden, Brian P. Lum Shue Chan
  • Patent number: 6377198
    Abstract: The present invention provides a method and apparatus to define and sustain such a physical level by connecting the output through a transmission gate to an input pin. For a certain state of the output, one level of an input may be fed through to the output to generate an output voltage level. In the preferred embodiment of the present invention, a chip select signal {overscore (CS)} is used to define a low level logic signal. An control logic selectively switches a high level logic signal voltage (e.g., V+supply voltage) or the low level logic signal voltage ({overscore (CS)}) to produce an output digital logic signal. In a further embodiment of the present invention, separate logic level signals INH and INL may be selectively switched by control logic to generate an output logic level signal independent of supply voltages V+ and V−.
    Type: Grant
    Filed: March 20, 2000
    Date of Patent: April 23, 2002
    Assignee: Cirrus Logic Inc.
    Inventors: Jerome Johnston, Saibun Wong, Qicheng Yu, Douglas F. Pastorello