Patents Examined by Ryan Jager
  • Patent number: 11888486
    Abstract: A phase correcting circuit includes a delay circuit that receives an input clock signal and delays the input clock signal as much as a first delay time to output an output clock signal to a 0-th node, a first fine tuning circuit, and a second fine tuning circuit. The first fine tuning circuit includes a first terminal connected with the 0-th node, a second terminal receiving a first control signal, and a third terminal, and the second fine tuning circuit includes a fourth terminal connected with the third terminal, a fifth terminal receiving a second control signal, and a sixth terminal connected with a load capacitor. In response to the first control signal, the output clock signal may be further delayed as much as a second delay time shorter than the first delay time. In response to the second control signal, the output clock signal may be advanced as much as a third delay time shorter than the first delay time.
    Type: Grant
    Filed: July 25, 2022
    Date of Patent: January 30, 2024
    Inventors: Jinook Jung, Jaewoo Park, Myoungbo Kwak, Junghwan Choi
  • Patent number: 11881854
    Abstract: A level shifter circuit of a driving device includes first and second pulse generators, first and second level shifters, and a determination circuit. The first pulse generator provides a first input signal according to a high-voltage signal. The first input signal includes a pulse signal having a first current level and a sustain signal having a second current level following the pulse signal. The first level shifter receives the first input signal to generate a first indication signal. The second pulse generator provides a second input signal according to the high-voltage signal. The second input signal includes the pulse signal and the sustain signal following the pulse signal. The second level shifter receives the second input signal to generate a second indication signal. The determination circuit generates a low-voltage signal according to the first indication signal and the second indication signal.
    Type: Grant
    Filed: February 1, 2023
    Date of Patent: January 23, 2024
    Assignee: uPI Semiconductor Corp.
    Inventor: Shao-Lin Feng
  • Patent number: 11881857
    Abstract: A galvanically isolated gate driver for a power transistor is disclosed. The gate driver provides various temperature protection features that are enabled by (i) diagnostic circuitry to generate fault signals and monitoring signals, (ii) signal processing to enable communication over a shared communication channel across an isolation barrier, (iii) signal processing to reduce operating current needed for real-time thermal monitoring, and (iv) a disable circuit for unused temperature sensing pins.
    Type: Grant
    Filed: June 30, 2022
    Date of Patent: January 23, 2024
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Kinam Song, Ines Armina Hurez, Vlad Anghel
  • Patent number: 11881841
    Abstract: A multiplexer includes a plurality of filters, in which one input/output terminal of each of the plurality of filters is connected to a common terminal, a first filter included in the plurality of filters is a ladder filter and includes at least one series arm resonator connected on a path connecting the common terminal and another input/output terminal of the first filter, at least one parallel arm resonator connected between a connection node provided on the path and a ground, and a switch which is connected in series to a parallel arm resonator connected most nearby to the common terminal among at least one parallel arm resonator and switches between conduction and non-conduction of a node to which the parallel arm resonator is connected and the ground.
    Type: Grant
    Filed: March 26, 2020
    Date of Patent: January 23, 2024
    Assignee: MURATA MANUFACTURING CO., LTD.
    Inventor: Junpei Yasuda
  • Patent number: 11881860
    Abstract: A phase mixing circuit for a multi-phase signal includes a jitter cancellation circuit configured to mix phases of a signal input to a first node and a signal input to a second node to produce signals at a third node and a fourth node; and a delay adjustment circuit configured to adjust delays of the signals output from the third node and the fourth node to produce signals at a fifth node and a sixth node.
    Type: Grant
    Filed: November 17, 2022
    Date of Patent: January 23, 2024
    Assignees: SK hynix Inc., Seoul National University R&DB Foundation
    Inventors: Shin-Hyun Jeong, Yongun Jeong, Suhwan Kim
  • Patent number: 11867977
    Abstract: The present invention provides for an intrinsically safe powered wearable device including a power source connector for physical and electrical connection and disconnection for replacement of a power source on the device in a hot-pluggable manner.
    Type: Grant
    Filed: March 20, 2020
    Date of Patent: January 9, 2024
    Assignee: EATON INTELLIGENT POWER LIMITED
    Inventors: Stewart John Parfitt, James A. Cooke, Peter Rigling
  • Patent number: 11870612
    Abstract: Methods and apparatus for adaptive termination calibration of high-speed links. The methods provide a novel termination calibration obtained in conjunction with link training without using an external reference under which the termination resistors for transmitters (Rtx) and receivers (Rrx) are calibrated to the real channel impedance as part of the link training. The techniques may be implemented to optimize high-speed link operation in terms of impedance match between a channel's characteristic impedance and the source termination of a transmitter and the receiver termination of a receiver. During link training, both Rtx and Rrx are adjusted to maximize a peak amplitude of a received signal. Under one approach for bi-directional links, the Rrx for the receivers at both ends of the link are calibrated substantially concurrently. Under another approach, a calibrated Rrx for a first receiver is used for calibrating the Rrx for the second receiver.
    Type: Grant
    Filed: March 26, 2020
    Date of Patent: January 9, 2024
    Assignee: Intel Corporation
    Inventors: Huimin Chen, Naveed Khan, Tony L Lewis
  • Patent number: 11870439
    Abstract: A pulse shaping device includes an inductor that is selectively output-coupled to a first port of a capacitor. The inductor is charged to a selected current throughput and then coupled to the first port to generate a first characteristic within the current flowing at a second port of the capacitor. The capacitor is charged until reaching a clamping voltage at the first port. A voltage clamp of the shaping device clamps the first port of the capacitor at the clamping voltage to generate a second characteristic within the current flowing at a second port of the capacitor.
    Type: Grant
    Filed: December 8, 2022
    Date of Patent: January 9, 2024
    Assignee: THE REGENTS OF THE UNIVERSITY OF MICHIGAN
    Inventors: Xin Zan, Al-Thaddeus Avestruz
  • Patent number: 11863185
    Abstract: The present embodiment relates to an oscillator circuit, a semiconductor integrated circuit device and a method for frequency correction of an oscillator circuit, and more particularly, to an oscillator circuit, a semiconductor integrated circuit device and a method for frequency correction of an oscillator circuit capable of stably maintaining an output frequency of a clock signal even when a temperature of the semiconductor integrated circuit device changes.
    Type: Grant
    Filed: October 13, 2022
    Date of Patent: January 2, 2024
    Assignee: LX SEMICON CO., LTD.
    Inventor: Yong Sung Ahn
  • Patent number: 11855643
    Abstract: A phase interpolating (PI) system includes: a PI stage configured to receive first and second clock signals and a multi-bit weighting signal, and generate an interpolated clock signal; and an amplifying stage configured to receive and amplify the interpolated clock signal, the amplifying stage including a capacitive component. The capacitive component is tunable to exhibit non-zero capacitances. The capacitive component has a Miller effect configuration resulting in a reduced footprint of the amplifying stage.
    Type: Grant
    Filed: April 4, 2022
    Date of Patent: December 26, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Tsung-Che Lu, Chin-Ming Fu, Chih-Hsien Chang
  • Patent number: 11853112
    Abstract: An impedance measurement circuit and an operating method thereof are provided. The impedance measurement circuit includes a current source, a voltage controlled oscillator (VCO), an operation circuit, and a first delay circuit. The current source, electrically connected to a power rail, is able to sink a current from the power rail according to the delayed clock signal. The VCO is configured to generate an oscillation signal according to a power voltage on the power rail. The operation circuit is electrically connected to the VCO and is configured to receive a sampling clock signal and the oscillation signal, sense the power voltage to generate a sampled signal, and accumulate the sampled signal to generate a measurement result. The first delay circuit, electrically connected to the current source and the operation circuit, is able to receive the sampling clock signal and transmit the delayed clock signal to the current source.
    Type: Grant
    Filed: November 30, 2022
    Date of Patent: December 26, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tsung-Che Lu, Chin-Ming Fu, Chih-Hsien Chang
  • Patent number: 11848643
    Abstract: A photovoltaic system with an inverter, at least one solar panel for providing electrical power, and electrical wiring for coupling electrical power from the at least one solar panel to the inverter. Also included is a transmitter for transmitting a messaging protocol along the electrical wiring, where the protocol includes a multibit wireline signal. Also included is circuitry for selectively connecting the electrical power from the at least one solar panel along the electrical wiring to the inverter in response to the messaging protocol.
    Type: Grant
    Filed: November 8, 2022
    Date of Patent: December 19, 2023
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Il Han Kim, Xiaolin Lu
  • Patent number: 11841467
    Abstract: A semiconductor device comprising an integrated circuit is provided. The integrated circuit comprises a first element configured to execute a predetermined operation, a second element, and a controller configured to perform control of setting the second element in a non-operation state in a case in which performance deterioration of the first element is a first degree and operating the second element in a case in which the performance deterioration of the first element is a second degree larger than the first degree.
    Type: Grant
    Filed: February 18, 2021
    Date of Patent: December 12, 2023
    Assignee: Canon Kabushiki Kaisha
    Inventors: Eiki Aoyama, Takuya Minakawa
  • Patent number: 11836000
    Abstract: A method of determining a clock tree for a circuit includes, in part, generating a multitude of symmetric clock configurations characterized by a multitude of columns and a multitude of rows. For each symmetric clock configuration, the method further includes, in part, selecting positions of a multitude of tap points defined by a multitude of end points of the multitude of rows, estimating a first cost from a tree root to each of the first multitude of tap points, estimating a second cost from the multitude of tap points to a multitude of clock sinks associated with the multitude of tap points, and determining the symmetric clock configuration cost in accordance with the first cost and the second cost.
    Type: Grant
    Filed: September 29, 2022
    Date of Patent: December 5, 2023
    Assignee: Synopsys, Inc.
    Inventors: Partha Das, Tao Lin, Min Pan
  • Patent number: 11831299
    Abstract: A high-frequency module includes a mounting substrate, a filter, and a common inductor. The mounting substrate includes a first main surface and a second main surface facing each other. The filter includes series arm resonators and parallel arm resonators, and is disposed on the first main surface. The mounting substrate includes a ground terminal on the second main surface. A first end of the common inductor is connected to all of the parallel arm resonators. A second end of the common inductor is connected to the ground terminal.
    Type: Grant
    Filed: April 2, 2021
    Date of Patent: November 28, 2023
    Assignee: MURATA MANUFACTURING CO., LTD.
    Inventors: Yukiteru Sugaya, Syunsuke Kido, Masanori Kato, Hiroshi Matsubara
  • Patent number: 11831315
    Abstract: High-speed signal propagation circuits are biased by a temperature-compensating signal-swing calibrator to yield a target output signal amplitude across process, voltage and temperature corners, avoiding the power-consumptive over-biasing conventionally employed to avoid under-amplitude conditions in slow-process, low-voltage and/or high temperature conditions.
    Type: Grant
    Filed: July 28, 2022
    Date of Patent: November 28, 2023
    Assignee: Cadence Design Systems, Inc.
    Inventors: Sambasiva Rao Udatha, Uma Suri Appa Rao Kandregula
  • Patent number: 11831320
    Abstract: There is provided an optical encoder including a phase shifter circuit, two multiplexers, two digital circuits and four comparators. The phase shifter circuit receives signals from an amplifier and outputs multiple phase shifted signals. Each of the two multiplexers receives a half of the multiple phase shifted signals and outputs two pairs of phase shifted signals, each pair having 180 degrees phase difference, respectively to two comparators connected thereto. Each of the two digital circuits controls the corresponding multiplexer to select the two pairs of phase shifted signals from the half of the multiple phase shifted signals.
    Type: Grant
    Filed: February 20, 2023
    Date of Patent: November 28, 2023
    Inventors: Swee-Lin Thor, Gim-Eng Chew
  • Patent number: 11821928
    Abstract: A charging apparatus includes a first terminal, a second terminal, a switch unit, a control unit, and a communication unit. The switch unit is turned on or turned off to control whether the first terminal is coupled to the second terminal. The control unit sets a first time from the switch unit receiving a control signal to the switch unit actually being turned on or turned off. The control unit and the electric vehicle mutually transmit a communication signal through the communication unit. The control unit calculates a second time when the current reaches to a zero point based on an abnormal state indicated by the communication signal, and calculates a third time when the switch unit operates at the zero point based on the first time and the second time, and provides the control signal to turn off the switch unit at the third time.
    Type: Grant
    Filed: June 22, 2022
    Date of Patent: November 21, 2023
    Assignee: DELTA ELECTRONICS INC.
    Inventors: Bo-Song Lin, Yu-Ming Hsu
  • Patent number: 11824539
    Abstract: Clock multiplexer circuitry outputs one of a first or second clock signal. First selection circuitry is connected in series with first counter circuitry. The first selection circuitry and the first counter circuitry receive a first clock signal and a first selection signal. A first control signal is generated based on the first clock signal and the first selection signal. Second selection circuitry is connected in series with second counter circuitry. The second selection circuitry and the second counter circuitry receive a second clock signal and a second selection signal. A second control signal is generated based on the second clock signal and the second selection signal. The output circuitry is connected to the first counter circuitry and the second counter circuitry. The output circuitry outputs one of the first clock signal and the second clock signal based on the first control signal and the second control signal.
    Type: Grant
    Filed: August 10, 2022
    Date of Patent: November 21, 2023
    Assignee: Synopsys, Inc.
    Inventors: Hardik Arora, Amit Verma, Basannagouda Somanath Reddy
  • Patent number: 11811412
    Abstract: A circuit includes a RC-CR circuit and a second circuit. The RC-CR circuit outputs a first signal at a first output node over a RC path, and a second signal at a second output node over a CR path. The second circuit is coupled to the RC-CR circuit at the first output node over the RC path. The second circuit includes an array of capacitors coupled in parallel and a plurality of switches, and each of the array of capacitors is connected, in series, to a corresponding switch in the plurality of switches. Each of the array of capacitors and its corresponding switch are coupled between the first output node and a ground. The plurality of switches is switched on or off such that the first signal and the second signal have a phase difference that falls within a predetermined phase range.
    Type: Grant
    Filed: September 26, 2022
    Date of Patent: November 7, 2023
    Assignee: FUTUREWEI TECHNOLOGIES, INC.
    Inventors: Zhenguo Cheng, Xuya Qiu