Patents by Inventor Antonio Passamani

Antonio Passamani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11949769
    Abstract: Embodiments disclosed herein relate to improving a power output of a transmitter of an electronic device. To do so, the transmitter may include signal selection circuitry to adjust a sign selection signal to accurately transition between polarities of a quadrature (e.g., I or Q) component signal stored in or for which an indication is stored in a storage cell of a radio frequency digital-to-analog converter. The sign selection signal may generate a separate adjusted sign selection signal for each polarity of each quadrature component signal such that a transition of the selection signal between a first value and a second value (e.g., logic high and low) occurs when the respective quadrature (e.g., +/? and I/Q) component signal is a logic low. In this way, the signal selection circuitry reduces an error pulse in the output of the transmitter.
    Type: Grant
    Filed: May 2, 2022
    Date of Patent: April 2, 2024
    Assignee: Apple Inc.
    Inventors: Voravit Vorapipat, Morteza Nick, Krishna Chaitanya Reddy Gangavaram, Antonio Passamani
  • Publication number: 20240072815
    Abstract: The current disclosure is related to digital-to-analog converters (DACs) with localized frequency multiplication circuits. For example, an electronic device may include a local oscillator (LO) providing clock signals, a digital front-end providing digital signals, a DAC, (e.g., a radio frequency DAC (RFDAC)), and one or more antennas. The DAC may include a number of cells (e.g., unit power amplifiers). Moreover, each cell may provide a unit power analog signal upon activation with a higher frequency than the received digital signals and clock signals. The DAC may provide an output signal (e.g., an analog signal) based on combining (e.g., aggregating) the unit power analog signals of the activated cells for transmission by the one or more antennas.
    Type: Application
    Filed: August 30, 2022
    Publication date: February 29, 2024
    Inventor: Antonio Passamani
  • Publication number: 20240072829
    Abstract: The current disclosure is related to digital-to-analog converters (DACs) with localized frequency multiplication circuits. For example, an electronic device may include a local oscillator (LO) providing clock signals, a digital front-end providing digital signals, a DAC, (e.g., a radio frequency DAC (RFDAC)), and one or more antennas. The DAC may include a number of cells (e.g., unit power amplifiers). Moreover, each cell may provide a unit power analog signal upon activation with a higher frequency than the received digital signals and clock signals. The DAC may provide an output signal (e.g., an analog signal) based on combining (e.g., aggregating) the unit power analog signals of the activated cells for transmission by the one or more antennas.
    Type: Application
    Filed: August 30, 2022
    Publication date: February 29, 2024
    Inventor: Antonio Passamani
  • Publication number: 20240028060
    Abstract: The present disclosure relates to power management for digital-to-analog converters (DACs). As electronic devices and the components therein become increasingly smaller to satisfy the desire for more compact/portable devices, the operating voltage may be reduced to reduce the likelihood of shorts and/or voltage/current bleeds. To maintain comparable power output with the reduced operating voltage, the current may increase proportionally to the decrease in voltage. Consequently, in scaled devices and applications, high-current low-voltage regulators may be beneficial. As such, a low-dropout regulator (LDO) including one or more operational amplifiers and multiple pass devices may be implemented between a power supply and the DAC to regulate the power supply to the DAC. Moreover, the LDO may include one or more feedback loops to maintain a desired voltage regulation of the pass devices.
    Type: Application
    Filed: July 25, 2022
    Publication date: January 25, 2024
    Inventors: Antonio Passamani, Timo W Gossmann, Adrien F Vargas, Guillaume Gourlat
  • Publication number: 20240028059
    Abstract: The present disclosure relates to power management for digital-to-analog converters (DACs). As electronic devices and the components therein become increasingly smaller to satisfy the desire for more compact/portable devices, the operating voltage may be reduced to reduce the likelihood of shorts and/or voltage/current bleeds. To maintain comparable power output with the reduced operating voltage, the current may increase proportionally to the decrease in voltage. Consequently, in scaled devices and applications, high-current low-voltage regulators may be beneficial. As such, a low-dropout regulator (LDO) including one or more operational amplifiers and multiple pass devices may be implemented between a power supply and the DAC to regulate the power supply to the DAC. Moreover, the LDO may include one or more feedback loops to maintain a desired voltage regulation of the pass devices.
    Type: Application
    Filed: July 25, 2022
    Publication date: January 25, 2024
    Inventors: Antonio Passamani, Timo W. Gossmann, Adrien F. Vargas, Guillaume Gourlat
  • Publication number: 20240022226
    Abstract: Systems and methods for generating a radio frequency (RF) signal by a digital-to-analog converter (DAC) with transmission frequency within a wide transmission frequency range is described. An output reactance of the DAC coupled (directly or indirectly) to one or more antennas corresponds to the transmission frequency of the RF signals. Multiple embodiments of the DAC are described to include circuitry for tuning the output reactance of the DAC, and therefore, shifting a center frequency to select a transmission frequency range (from multiple transmission frequency ranges) for providing the RF signals.
    Type: Application
    Filed: July 13, 2022
    Publication date: January 18, 2024
    Inventors: Alfred Erik Raidl, Antonio Passamani, Chia-Yu Hsieh
  • Publication number: 20230412188
    Abstract: A number of unit cells of a digital-to-analog converter (DAC) may be simultaneously activated to generate an analog signal according to a decoded digital signal. However, while many unit cells may be generally the same, there may be variations in the gains associated with each unit cell (e.g., based on the locations of the activated unit cells within a unit cell array) amounting to a gain gradient that may cause error in the analog output. As such, a fill order may be set or selected to counter such variation by activating a particular arrangement of unit cells, as opposed to simply the number of unit cells, for a given digital signal. By filling the unit cell array from different sides, spatially and/or temporally, the gain gradient associated with the unit cells may be balanced to reduce error and increase the linearity of the DAC.
    Type: Application
    Filed: June 17, 2022
    Publication date: December 21, 2023
    Inventor: Antonio Passamani
  • Publication number: 20230412189
    Abstract: A number of unit cells of a digital-to-analog converter (DAC) may be simultaneously activated to generate an analog signal according to a decoded digital signal. However, while many unit cells may be generally the same, there may be variations in the gains associated with each unit cell (e.g., based on the locations of the activated unit cells within a unit cell array) amounting to a gain gradient that may cause error in the analog output. As such, a fill order may be set or selected to counter such variation by activating a particular arrangement of unit cells, as opposed to simply the number of unit cells, for a given digital signal. By filling the unit cell array from different sides, spatially and/or temporally, the gain gradient associated with the unit cells may be balanced to reduce error and increase the linearity of the DAC.
    Type: Application
    Filed: June 17, 2022
    Publication date: December 21, 2023
    Inventor: Antonio Passamani
  • Publication number: 20230403025
    Abstract: A number of unit cells of a digital-to-analog converter (DAC) may be simultaneously activated to generate an analog signal according to a decoded digital signal. Latches may be used at one or more levels of decoding and may be activated according to a clock signal to recapture the at least partially decoded data signals to maintain/improve the synchronicity of activation of the unit cells. However, the latches may consume additional power during operation. As such, clock tracking techniques such as static clock tracking, dynamic clock tracking, or differential clock tracking may be utilized to generate a clock path activation signal that gates the clock signal and determines which latches to ignore (e.g., leave inactive). In this manner, instead of activating each latch for every digital signal, clock tracking may be implemented to deactivate latches that do not provide useful updates to the decoded digital signal received at the unit cells.
    Type: Application
    Filed: June 14, 2022
    Publication date: December 14, 2023
    Inventor: Antonio Passamani
  • Patent number: 11740650
    Abstract: Changes in a clock signal, such as phase changes or resets, may propagate glitches, such as shortened clock cycles that may cause undesired effects in subsequent circuitry, to circuitry reliant upon the clock signal. Glitches in the clock signal may not allow a circuit component to finish operating before the shortened next clock cycle arrives, which may cause an unknown or error state in the circuit component. As such, clock change circuitry may reduce or eliminate glitches by holding the clock signal in a particular state (e.g., logically low) while the change occurs, and release the clock signal afterwards, effectively skipping or overall reducing potentially glitched clock cycles.
    Type: Grant
    Filed: September 23, 2021
    Date of Patent: August 29, 2023
    Assignee: Apple Inc.
    Inventor: Antonio Passamani
  • Publication number: 20230109641
    Abstract: Clock alignment circuitry may include phase detection circuitry and programmable delay circuitry to facilitate aligning a data signal with a particular state of a clock signal. For example, phase detection circuitry may be disposed at a location of interest to monitor the relative timing of the clock signal and the data signal. Based on the monitored states, the programmable delay circuitry may determine the delay to be applied to the data signal (e.g., prior to propagating through logic operations and transmission to the location of interest) such that the data signal later arrives at the location of interest at a suitable time. Effectively, a programmable delay is added to the delay encountered by the data signal during processing and transmission to the location of interest such that the total delay results in the data signal arriving at the location of interest while the clock signal is in the desired state.
    Type: Application
    Filed: September 23, 2021
    Publication date: April 6, 2023
    Inventor: Antonio Passamani
  • Publication number: 20230089517
    Abstract: Changes in a clock signal, such as phase changes or resets, may propagate glitches, such as shortened clock cycles that may cause undesired effects in subsequent circuitry, to circuitry reliant upon the clock signal. Glitches in the clock signal may not allow a circuit component to finish operating before the shortened next clock cycle arrives, which may cause an unknown or error state in the circuit component. As such, clock change circuitry may reduce or eliminate glitches by holding the clock signal in a particular state (e.g., logically low) while the change occurs, and release the clock signal afterwards, effectively skipping or overall reducing potentially glitched clock cycles.
    Type: Application
    Filed: September 23, 2021
    Publication date: March 23, 2023
    Inventor: Antonio Passamani
  • Publication number: 20230010331
    Abstract: An electronic device may include digital circuitry to operate via digital signals and analog circuitry to operate via analog signals. The electronic device may also include a fractal digital to analog converter (DAC) to convert a digital signal into an analog signal. The fractal DAC may include a unit cell array having a branching data path and multiple unit cells disposed in a fractal pattern. The fractal DAC may also include multiple decision units disposed within the unit cell array on the branching data path. Each decision unit may receive an incoming signal representative of at least a portion of the digital signal and direct each decision unit output to different branches of the unit cell array. The unit cells may be enabled based at least in part on the decision unit outputs to generate the analog signal.
    Type: Application
    Filed: September 23, 2022
    Publication date: January 12, 2023
    Inventor: Antonio Passamani
  • Patent number: 11496147
    Abstract: An electronic device may include digital circuitry to operate via digital signals and analog circuitry to operate via analog signals. The electronic device may also include a fractal digital to analog converter (DAC) to convert a digital signal into an analog signal. The fractal DAC may include a unit cell array having a branching data path and multiple unit cells disposed in a fractal pattern. The fractal DAC may also include multiple decision units disposed within the unit cell array on the branching data path. Each decision unit may receive an incoming signal representative of at least a portion of the digital signal and direct each decision unit output to different branches of the unit cell array. The unit cells may be enabled based at least in part on the decision unit outputs to generate the analog signal.
    Type: Grant
    Filed: September 24, 2020
    Date of Patent: November 8, 2022
    Assignee: Apple Inc.
    Inventor: Antonio Passamani
  • Publication number: 20220345288
    Abstract: Embodiments disclosed herein relate to improving a power output of a transmitter of an electronic device. To do so, the transmitter may include signal selection circuitry to adjust a sign selection signal to accurately transition between polarities of a quadrature (e.g., I or Q) component signal stored in or for which an indication is stored in a storage cell of a radio frequency digital-to-analog converter. The sign selection signal may generate a separate adjusted sign selection signal for each polarity of each quadrature component signal such that a transition of the selection signal between a first value and a second value (e.g., logic high and low) occurs when the respective quadrature (e.g., +/? and I/Q) component signal is a logic low. In this way, the signal selection circuitry reduces an error pulse in the output of the transmitter.
    Type: Application
    Filed: May 2, 2022
    Publication date: October 27, 2022
    Inventors: Voravit Vorapipat, Morteza Nick, Krishna Chaitanya Reddy Gangavaram, Antonio Passamani
  • Patent number: 11368277
    Abstract: Embodiments disclosed herein relate to improving a power output of a transmitter of an electronic device. To do so, the transmitter may include signal selection circuitry to adjust a sign selection signal to accurately transition between polarities of a quadrature (e.g., I or Q) component signal stored in or for which an indication is stored in a storage cell of a radio frequency digital-to-analog converter. The sign selection signal may generate a separate adjusted sign selection signal for each polarity of each quadrature component signal such that a transition of the selection signal between a first value and a second value (e.g., logic high and low) occurs when the respective quadrature (e.g., +/? and I/Q component signal is a logic low. In this way, the signal selection circuitry reduces an error pulse in the output of the transmitter.
    Type: Grant
    Filed: April 21, 2021
    Date of Patent: June 21, 2022
    Assignee: Apple Inc.
    Inventors: Voravit Vorapipat, Morteza Nick, Krishna Chaitanya Reddy Gangavaram, Antonio Passamani
  • Patent number: 11336293
    Abstract: An electronic device may include digital circuitry that operates via digital signals and a digital to analog converter (DAC) to convert a digital signal into a modulated analog signal. The DAC may include multiple unit cells to generate an analog signal and multiple local oscillator (LO) tiles to modulate the analog signal and generate the modulated analog signal. The electronic device may also include LO circuitry to dynamically adjust an LO enable signal based at least in part on the digital signal. The LO enable signal may enable a reduced number of LO tiles supporting one or more respective sets of unit cells operatively enabled based on the digital signal.
    Type: Grant
    Filed: March 23, 2021
    Date of Patent: May 17, 2022
    Assignee: Apple Inc.
    Inventor: Antonio Passamani
  • Publication number: 20220094368
    Abstract: An electronic device may include digital circuitry to operate via digital signals and analog circuitry to operate via analog signals. The electronic device may also include a fractal digital to analog converter (DAC) to convert a digital signal into an analog signal. The fractal DAC may include a unit cell array having a branching data path and multiple unit cells disposed in a fractal pattern. The fractal DAC may also include multiple decision units disposed within the unit cell array on the branching data path. Each decision unit may receive an incoming signal representative of at least a portion of the digital signal and direct each decision unit output to different branches of the unit cell array. The unit cells may be enabled based at least in part on the decision unit outputs to generate the analog signal.
    Type: Application
    Filed: September 24, 2020
    Publication date: March 24, 2022
    Inventor: Antonio Passamani
  • Patent number: 11082058
    Abstract: The present disclosure addresses a concept for capacitor scaling. A first capacitor is provided with a first signal capacitance between a first electrode and a second electrode of the first capacitor and with a first parasitic capacitance between the first capacitor's first electrode and AC ground. A sum of the first signal capacitance and the first parasitic capacitance yields a first total capacitance. A second capacitor is provided with a second signal capacitance between a first electrode and a second electrode of the second capacitor and with a second parasitic capacitance between the second capacitor's first electrode and AC ground. A sum of the second signal capacitance and the second parasitic capacitance yields a second total capacitance. While the first signal capacitance differs from the second signal capacitance, the first total capacitance equals the second total capacitance.
    Type: Grant
    Filed: March 29, 2018
    Date of Patent: August 3, 2021
    Assignee: Apple Inc.
    Inventors: Davide Ponton, Antonio Passamani
  • Publication number: 20210006259
    Abstract: The present disclosure addresses a concept for capacitor scaling. A first capacitor is provided with a first signal capacitance between a first electrode and a second electrode of the first capacitor and with a first parasitic capacitance between the first capacitor's first electrode and AC ground. A sum of the first signal capacitance and the first parasitic capacitance yields a first total capacitance. A second capacitor is provided with a second signal capacitance between a first electrode and a second electrode of the second capacitor and with a second parasitic capacitance between the second capacitor's first electrode and AC ground. A sum of the second signal capacitance and the second parasitic capacitance yields a second total capacitance. While the first signal capacitance differs from the second signal capacitance, the first total capacitance equals the second total capacitance.
    Type: Application
    Filed: March 29, 2018
    Publication date: January 7, 2021
    Inventors: Davide PONTON, Antonio PASSAMANI