Patents by Inventor Bernhard Weidgans

Bernhard Weidgans has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160168739
    Abstract: An electrolyte may be provided. The electrolyte may include at least one additive configured to decompose or evaporate at a temperature above approximately 100° C., and a water soluble metal salt, and the electrolyte may be free from carbon nanotubes. In various embodiments, a method of forming a metal layer may be provided: The method may include depositing a metal layer on a carrier using an electrolyte, wherein the electrolyte may include at least one additive configured to decompose or evaporate at a temperature above approximately 100° C. and a water soluble metal salt, wherein the electrolyte is free from carbon nanotubes; and annealing the metal layer to form a metal layer comprising a plurality of pores. In various embodiments, a semiconductor device may be provided.
    Type: Application
    Filed: November 23, 2015
    Publication date: June 16, 2016
    Inventors: Werner ROBL, Michael MELZL, Manfred SCHNEEGANS, Bernhard WEIDGANS, Franziska HAERING
  • Patent number: 9362216
    Abstract: In one embodiment, a device includes a first conductive pad disposed over a substrate, and a etch stop layer disposed over a top surface of the first conductive pad. The device further includes a solder barrier disposed over the etch stop layer.
    Type: Grant
    Filed: June 11, 2015
    Date of Patent: June 7, 2016
    Assignee: Infineon Technologies AG
    Inventors: Johann Gatterbauer, Bernhard Weidgans
  • Patent number: 9293371
    Abstract: A method for processing a semiconductor workpiece is provided, which may include: providing a semiconductor workpiece including a metallization layer stack disposed at a side of the semiconductor workpiece, the metallization layer stack including at least a first layer and a second layer disposed over the first layer, wherein the first layer contains a first material and the second layer contains a second material that is different from the first material; patterning the metallization layer stack, wherein patterning the metallization layer stack includes wet etching the first layer and the second layer by means of an etching solution that has at least substantially the same etching rate for the first material and the second material.
    Type: Grant
    Filed: June 24, 2015
    Date of Patent: March 22, 2016
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Anja Reitmeier, Hermann Wendt, Thomas Fischer, Bernhard Weidgans, Gudrun Stranzl, Tobias Schmidt, Dietrich Bonart
  • Patent number: 9209080
    Abstract: A semiconductor device includes a semiconductor chip including a first main face and a second main face. The second main face is the backside of the semiconductor chip. The second main face includes a first region and a second region. The second region is a peripheral region of the second main face and the level of the first region and the level of the second region are different. The first region may be filled with metal and may be planarized to the same level as the second region.
    Type: Grant
    Filed: December 14, 2012
    Date of Patent: December 8, 2015
    Assignee: Infineon Technologies AG
    Inventors: Manfred Schneegans, Bernhard Weidgans, Franco Mariani, Alexander Heinrich
  • Publication number: 20150325535
    Abstract: A method for processing a semiconductor device in accordance with various embodiments may include: depositing a first metallization layer over a semiconductor workpiece; patterning the first metallization layer; and depositing a second metallization layer over the patterned first metallization layer, wherein depositing the second metallization layer includes an electroless deposition process including immersing the patterned first metallization layer in a metal electrolyte.
    Type: Application
    Filed: May 8, 2014
    Publication date: November 12, 2015
    Applicant: Infineon Technologies AG
    Inventors: Stephan HENNECK, Evelyn NAPETSCHNIG, Daniel PEDONE, Bernhard WEIDGANS, Simon FAISS, Ivan NIKITIN
  • Publication number: 20150294911
    Abstract: A method for processing a semiconductor workpiece is provided, which may include: providing a semiconductor workpiece including a metallization layer stack disposed at a side of the semiconductor workpiece, the metallization layer stack including at least a first layer and a second layer disposed over the first layer, wherein the first layer contains a first material and the second layer contains a second material that is different from the first material; patterning the metallization layer stack, wherein patterning the metallization layer stack includes wet etching the first layer and the second layer by means of an etching solution that has at least substantially the same etching rate for the first material and the second material.
    Type: Application
    Filed: June 24, 2015
    Publication date: October 15, 2015
    Inventors: Anja Reitmeier, Hermann Wendt, Thomas Fischer, Bernhard Weidgans, Gudrun Stranzl, Tobias Schmidt, Dietrich Bonart
  • Publication number: 20150287668
    Abstract: In one embodiment, a device includes a first conductive pad disposed over a substrate, and a etch stop layer disposed over a top surface of the first conductive pad. The device further includes a solder barrier disposed over the etch stop layer.
    Type: Application
    Filed: June 11, 2015
    Publication date: October 8, 2015
    Inventors: Johann Gatterbauer, Bernhard Weidgans
  • Publication number: 20150235855
    Abstract: Various techniques, methods and devices are disclosed where metal is deposited on a substrate, and stress caused by the metal to the substrate is limited, for example to limit a bending of the wafer.
    Type: Application
    Filed: April 30, 2015
    Publication date: August 20, 2015
    Inventors: Manfred Schneegans, Juergen Foerster, Bernhard Weidgans, Norbert Urbansky, Tilo Rotth
  • Patent number: 9093385
    Abstract: A method for processing a semiconductor workpiece is provided, which may include: providing a semiconductor workpiece including a metallization layer stack disposed at a side of the semiconductor workpiece, the metallization layer stack including at least a first layer and a second layer disposed over the first layer, wherein the first layer contains a first material and the second layer contains a second material that is different from the first material; patterning the metallization layer stack, wherein patterning the metallization layer stack includes wet etching the first layer and the second layer by means of an etching solution that has at least substantially the same etching rate for the first material and the second material.
    Type: Grant
    Filed: May 28, 2013
    Date of Patent: July 28, 2015
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Anja Gissibl, Hermann Wendt, Thomas Fischer, Bernhard Weidgans, Gudrun Stranzl, Tobias Schmidt, Dietrich Bonart
  • Patent number: 9082626
    Abstract: In one embodiment, a device includes a first conductive pad disposed over a substrate, and a etch stop layer disposed over a top surface of the first conductive pad. The device further includes a solder barrier disposed over the etch stop layer.
    Type: Grant
    Filed: July 26, 2013
    Date of Patent: July 14, 2015
    Assignee: Infineon Technologies AG
    Inventors: Johann Gatterbauer, Bernhard Weidgans
  • Publication number: 20150028461
    Abstract: In one embodiment, a device includes a first conductive pad disposed over a substrate, and a etch stop layer disposed over a top surface of the first conductive pad. The device further includes a solder barrier disposed over the etch stop layer.
    Type: Application
    Filed: July 26, 2013
    Publication date: January 29, 2015
    Applicant: Infineon Technologies AG
    Inventors: Johann Gatterbauer, Bernhard Weidgans
  • Publication number: 20140357055
    Abstract: A method for processing a semiconductor workpiece is provided, which may include: providing a semiconductor workpiece including a metallization layer stack disposed at a side of the semiconductor workpiece, the metallization layer stack including at least a first layer and a second layer disposed over the first layer, wherein the first layer contains a first material and the second layer contains a second material that is different from the first material; patterning the metallization layer stack, wherein patterning the metallization layer stack includes wet etching the first layer and the second layer by means of an etching solution that has at least substantially the same etching rate for the first material and the second material.
    Type: Application
    Filed: May 28, 2013
    Publication date: December 4, 2014
    Applicant: Infineon Technologies AG
    Inventors: Anja Gissibl, Hermann Wendt, Thomas Fischer, Bernhard Weidgans, Gudrun Stranzl, Tobias Schmidt, Dietrich Bonart
  • Publication number: 20140319689
    Abstract: A chip contact pad and a method of making a chip contact pad are disclosed. An embodiment of the present invention includes forming a plurality of contact pads over a workpiece, each contact pad having lower sidewalls and upper sidewalls and reducing a lower width of each contact pad so that an upper width of each contact pad is larger than the lower width. The method further includes forming a photoresist over the plurality of contact pads and removing portions of the photoresist thereby forming sidewall spacers along the lower sidewalls.
    Type: Application
    Filed: July 14, 2014
    Publication date: October 30, 2014
    Inventors: Johann Gatterbauer, Bernhard Weidgans
  • Patent number: 8822327
    Abstract: A chip contact pad and a method of making a chip contact pad are disclosed. An embodiment of the present invention includes forming a plurality of contact pads over a workpiece, each contact pad having lower sidewalls and upper sidewalls and reducing a lower width of each contact pad so that an upper width of each contact pad is larger than the lower width. The method further includes forming a photoresist over the plurality of contact pads and removing portions of the photoresist thereby forming sidewall spacers along the lower sidewalls.
    Type: Grant
    Filed: August 16, 2012
    Date of Patent: September 2, 2014
    Assignee: Infineon Technologies AG
    Inventors: Johann Gatterbauer, Bernhard Weidgans
  • Patent number: 8765531
    Abstract: A method for manufacturing a metal pad structure of a die is provided, the method including: forming a metal pad between encapsulation material of the die, wherein the metal pad and the encapsulation material are separated from each other by a gap; and forming additional material in the gap to narrow at least a part of the gap.
    Type: Grant
    Filed: August 21, 2012
    Date of Patent: July 1, 2014
    Assignee: Infineon Technologies AG
    Inventors: Johann Gatterbauer, Bernhard Weidgans, Joerg Busch
  • Publication number: 20140167224
    Abstract: A semiconductor device includes a semiconductor chip including a first main face and a second main face. The second main face is the backside of the semiconductor chip. The second main face includes a first region and a second region. The second region is a peripheral region of the second main face and the level of the first region and the level of the second region are different. The first region may be filled with metal and may be planarized to the same level as the second region.
    Type: Application
    Filed: December 14, 2012
    Publication date: June 19, 2014
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Manfred Schneegans, Bernhard Weidgans, Franco Mariani, Alexander Heinrich
  • Publication number: 20140117509
    Abstract: Various techniques, methods and devices are disclosed where metal is deposited on a substrate, and stress caused by the metal to the substrate is limited, for example to limit a bending of the wafer.
    Type: Application
    Filed: October 26, 2012
    Publication date: May 1, 2014
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Manfred Schneegans, Juergen Foerster, Bernhard Weidgans, Norbert Urbansky, Tilo Rotth
  • Publication number: 20140054800
    Abstract: A method for manufacturing a metal pad structure of a die is provided, the method including: forming a metal pad between encapsulation material of the die, wherein the metal pad and the encapsulation material are separated from each other by a gap; and forming additional material in the gap to narrow at least a part of the gap.
    Type: Application
    Filed: August 21, 2012
    Publication date: February 27, 2014
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Johann Gatterbauer, Bernhard Weidgans, Joerg Busch
  • Publication number: 20140048941
    Abstract: A chip contact pad and a method of making a chip contact pad are disclosed. An embodiment of the present invention includes forming a plurality of contact pads over a workpiece, each contact pad having lower sidewalls and upper sidewalls and reducing a lower width of each contact pad so that an upper width of each contact pad is larger than the lower width. The method further includes forming a photoresist over the plurality of contact pads and removing portions of the photoresist thereby forming sidewall spacers along the lower sidewalls.
    Type: Application
    Filed: August 16, 2012
    Publication date: February 20, 2014
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Johann Gatterbauer, Bernhard Weidgans