Patents by Inventor Brian Leibowitz

Brian Leibowitz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110305271
    Abstract: A signaling system includes a pre-emphasizing transmitter and an equalizing receiver coupled to one another via a high-speed signal path. The receiver measures the quality of data conveyed from the transmitter. A controller uses this information and other information to adaptively establish appropriate transmit pre-emphasis and receive equalization settings, e.g. to select the lowest power setting for which the signaling system provides some minimum communication bandwidth without exceeding a desired bit-error rate.
    Type: Application
    Filed: August 23, 2011
    Publication date: December 15, 2011
    Applicant: Rambus Inc.
    Inventors: Jared L. Zerbe, Fred F. Chen, Andrew Ho, Ramin Farjad-Rad, John W. Poulton, Kevin S. Donnelly, Brian Leibowitz
  • Publication number: 20110208990
    Abstract: This disclosure provides for adjustment of memory IO timing using a voltage controlled oscillator (VCO) and a register that generates a VCO control voltage directly used to vary memory IO timing. The register may be externally programmable by a controller and may be located on a memory device (IC, module or other device) or on an external voltage generator, which then provides an adjustable voltage to the memory device. This structure may be used to adjust memory timing so as to achieve a minimum target bitrate and thus minimize frequency of operation to minimize power. In one embodiment, each of several memory devices may be independently adjusted in this way to achieve a mesochronous memory system; in another embodiment, memory devices may be have their timing adjusted in parallel, with all memory devices equal to or greater than a target bitrate. Teachings presented herein provide a way to relax overdesign requirements and “tune” fast-fast and slow-slow devices to effectively operate as typical devices.
    Type: Application
    Filed: November 16, 2010
    Publication date: August 25, 2011
    Applicant: Rambus Inc.
    Inventors: Jared Zerbe, Scott Best, Brian Leibowitz
  • Publication number: 20110102043
    Abstract: A system for compensating for power-supply-induced jitter (PSIJ) in a chain of clock buffers within an integrated circuit is described. During operation, the system couples a first supply voltage from a first voltage source to a supply node of each clock buffer in a first chain of clock buffers. Note that a change in the first supply voltage causes a change in a first propagation delay associated with the first chain of the clock buffers. The system also couples a second chain of clock buffers in series with the first chain of clock buffers. The system then couples the first voltage source to each clock buffer in the second chain of clock buffers through coupling circuitry. Next, the system adjusts the coupling circuitry so that the change in the first supply voltage from the first voltage source causes a change in a second propagation delay associated with the second chain of the clock buffers, wherein the change in the first propagation delay and the change in the second propagation delay are complementary.
    Type: Application
    Filed: October 27, 2010
    Publication date: May 5, 2011
    Applicant: RAMBUS INC.
    Inventors: Jared Zerbe, Brian Leibowitz, Lei Luo, John Wilson, Anshuman Bhuyan, Marko Aleksic
  • Publication number: 20100289544
    Abstract: A receiver device implements enhanced data reception with edge-based clock and data recovery such as with a flash analog-to-digital converter architecture. In an example embodiment, the device implements a first phase adjustment control loop, with for example, a bang-bang phase detector, that detects data transitions for adjusting sampling at an optimal edge time with an edge sampler by adjusting a phase of an edge clock of the sampler. This loop may further adjust sampling in received data intervals for optimal data reception by adjusting the phase of a data clock of a data sampler such a flash ADC. The device may also implement a second phase adjustment control loop with, for example, a baud-rate phase detector, that detects data intervals for further adjusting sampling at an optimal data time with the data sampler.
    Type: Application
    Filed: January 30, 2009
    Publication date: November 18, 2010
    Applicant: RAMBUS INC.
    Inventors: Hae-Chang Lee, Brian Leibowitz, Jaeha Kim, Jafar Savoj
  • Publication number: 20100135378
    Abstract: A receiver is equipped with an adaptive phase-offset controller and associated timing-calibration circuitry that together shift the timing for a data sampler and a digital equalizer. The sample and equalizer timing is shifted to a position with less residual inter-symbol interference (ISI) energy relative to the current symbol. The shifted position may be calculated using a measure of signal quality, such as a receiver bit-error rate or a comparison of filter-tap values, to optimize the timing of data recovery.
    Type: Application
    Filed: December 13, 2007
    Publication date: June 3, 2010
    Applicant: Rambus Inc.
    Inventors: Qi Lin, Brian Leibowitz, Hae-Chang Lee, Jihong Ren, Kyung Suk Oh, Jared Zerbe
  • Publication number: 20100097071
    Abstract: An integrated circuit capable of on-chip jitter tolerance measurement includes a jitter generator circuit to produce a controlled amount of jitter that is injected into at least one clock signal, and a receive circuit to sample an input signal according to the at least one clock signal. The sampled data values output from the receiver are used to evaluate the integrated circuit's jitter tolerance.
    Type: Application
    Filed: March 19, 2008
    Publication date: April 22, 2010
    Applicant: RAMBUS INC.
    Inventors: Hae-Chang Lee, Jaeha Kim, Brian Leibowitz
  • Publication number: 20080040213
    Abstract: A method and marketing system that allows for the distribution of product samples to a manufacturer's target audience and provides the manufacturer with consumer information. The two main participants of the system are manufacturers and consumers. Consumers provide information to a membership database. Manufacturers provide product samples to onsite locations and thereby create a manufacturers database. Products are provided to the onsite locations for sampling. Consumers may decide which product to sample. Once a product is taken by a consumer the system sends the consumer information into the manufacturer's database. The manufacturer is then provided with access to view the consumer information regarding its sample products. Once the manufacturer has this information it is free to contact consumers regarding the product sampled, send the consumer a survey, coupons, or more products.
    Type: Application
    Filed: August 8, 2006
    Publication date: February 14, 2008
    Inventors: Brian Leibowitz, James Salerno
  • Publication number: 20060227912
    Abstract: Described are methods and circuits for margin testing digital receivers. These methods and circuits prevent margins from collapsing in response to erroneously received data, and can thus be used in receivers that employ historical data to reduce intersymbol interference (ISI). Some embodiments allows feedback timing to be adjusted independent of the sample timing to measure the effects of some forms of phase misalignment and jitter.
    Type: Application
    Filed: April 28, 2006
    Publication date: October 12, 2006
    Inventors: Brian Leibowitz, Bruno Garlepp
  • Publication number: 20060188043
    Abstract: A signaling system includes a pre-emphasizing transmitter and an equalizing receiver coupled to one another via a high-speed signal path. The receiver measures the quality of data conveyed from the transmitter. A controller uses this information and other information to adaptively establish appropriate transmit pre-emphasis and receive equalization settings, e.g. to select the lowest power setting for which the signaling system provides some minimum communication bandwidth without exceeding a desired bit-error rate.
    Type: Application
    Filed: January 20, 2006
    Publication date: August 24, 2006
    Inventors: Jared Zerbe, Fred Chen, Andrew Ho, Ramin Farjad-Rad, John Poulton, Kevin Donnelly, Brian Leibowitz