Patents by Inventor Christoph Schwan

Christoph Schwan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7556996
    Abstract: A method of forming a field effect transistor comprises providing a substrate comprising, at least on a surface thereof, a first semiconductor material. A recess is formed in the substrate. The recess is filled with a second semiconductor material. The second semiconductor material has a different lattice constant than the first semiconductor material. A gate electrode is formed over the recess filled with the second semiconductor material.
    Type: Grant
    Filed: April 18, 2007
    Date of Patent: July 7, 2009
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Christoph Schwan, Joe Bloomquist, Kai Frohberg, Manfred Horstmann
  • Patent number: 7547610
    Abstract: By forming isolation trenches of different types of intrinsic stress on the basis of separate process sequences, the strain characteristics of adjacent active semiconductor regions may be adjusted so as to obtain overall device performance. For example, highly stressed dielectric fill material including compressive and tensile stress may be appropriately provided in the respective isolation trenches in order to correspondingly adapt the charge carrier mobility of respective channel regions.
    Type: Grant
    Filed: April 12, 2007
    Date of Patent: June 16, 2009
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Christoph Schwan, Joe Bloomquist, Peter Javorka, Manfred Horstmann, Sven Beyer, Markus Forsberg, Frank Wirbeleit, Karla Romero
  • Publication number: 20080081486
    Abstract: By increasing the transistor topography after forming a first layer of highly stressed dielectric material, additional stressed material may be added, thereby efficiently increasing the entire layer thickness of the stressed dielectric material. The corresponding increase of device topography may be accomplished on the basis of respective placeholder structures or dummy gates, wherein well-established gate patterning processes may be used or wherein nano-imprint techniques may be employed. Hence, in some illustrative embodiments, a significant increase of strain may be obtained on the basis of well-established process techniques.
    Type: Application
    Filed: April 24, 2007
    Publication date: April 3, 2008
    Inventors: Christoph Schwan, Manfred Horstmann, Kai Frohberg, Rolf Stephan
  • Publication number: 20080079085
    Abstract: By forming isolation trenches of different types of intrinsic stress on the basis of separate process sequences, the strain characteristics of adjacent active semiconductor regions may be adjusted so as to obtain overall device performance. For example, highly stressed dielectric fill material including compressive and tensile stress may be appropriately provided in the respective isolation trenches in order to correspondingly adapt the charge carrier mobility of respective channel regions.
    Type: Application
    Filed: April 12, 2007
    Publication date: April 3, 2008
    Inventors: Christoph Schwan, Joe Bloomquist, Peter Javorka, Manfred Horstmann, Sven Beyer, Markus Forsberg, Frank Wirbeleit, Karla Romero
  • Publication number: 20080079039
    Abstract: A method of forming a field effect transistor comprises providing a substrate comprising, at least on a surface thereof, a first semiconductor material. A recess is formed in the substrate. The recess is filled with a second semiconductor material. The second semiconductor material has a different lattice constant than the first semiconductor material. A gate electrode is formed over the recess filled with the second semiconductor material.
    Type: Application
    Filed: April 18, 2007
    Publication date: April 3, 2008
    Inventors: Christoph Schwan, Joe Bloomquist, Kai Frohberg, Manfred Horstmann
  • Publication number: 20080057720
    Abstract: By performing a planarization process, for instance based on a planarization layer, prior to forming a resist mask for selectively removing a portion of a stressed contact etch stop layer, the strain-inducing mechanism of a subsequently deposited further contact etch stop layer may be significantly improved.
    Type: Application
    Filed: March 28, 2007
    Publication date: March 6, 2008
    Inventors: Kai Frohberg, Sven Mueller, Christoph Schwan
  • Patent number: 7338872
    Abstract: The present invention makes it possible to precisely deposit a material adjacent a feature on a substrate. A layer of the material is deposited on the substrate. The layer is planarized and exposed to an etchant. The etchant is adapted to selectively remove the material. The exposing of the layer to the etchant is stopped prior to a complete removal of the layer.
    Type: Grant
    Filed: December 10, 2004
    Date of Patent: March 4, 2008
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Christoph Schwan, Thomas Feudel, Thorsten Kammler
  • Publication number: 20070278596
    Abstract: By recessing the isolation structure of a transistor prior to silicidation, the series resistance may be reduced due to the increased amount of metal silicide formed in the vicinity of the isolation structure. By recessing the isolation structure prior to the formation of the gate electrode, an increased degree of poly wrap around may be obtained, thereby increasing the effective channel width.
    Type: Application
    Filed: January 5, 2007
    Publication date: December 6, 2007
    Inventors: Christoph Schwan, Manfred Horstmann, Martin Gerhardt, Markus Forsberg
  • Patent number: 7192881
    Abstract: By heat treating a silicon dioxide liner prior to patterning a silicon nitride spacer layer, the etch selectivity of the silicon dioxide with respect to the silicon nitride is increased, thereby reducing or eliminating the problem of pitting through the silicon dioxide layer. This allows further scaling of the devices, wherein an extremely thin silicon dioxide liner is required to obtain an accurate lateral patterning of the dopant profile in the drain and source regions.
    Type: Grant
    Filed: November 12, 2004
    Date of Patent: March 20, 2007
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Thorsten Kammler, Karsten Wieczorek, Christoph Schwan
  • Publication number: 20070001233
    Abstract: A technique is provided that enables the formation of metal silicide individually for N-channel transistors and P-channel transistors, while at the same time a strain-inducing mechanism is also provided individually for each transistor type. In this way, a cobalt silicide having a reduced distance to the channel region of an NMOS transistor may be provided, while a P-channel transistor may receive a highly conductive nickel silicide, without unduly affecting or compromising the characteristics of the N-channel transistor.
    Type: Application
    Filed: April 21, 2006
    Publication date: January 4, 2007
    Inventors: CHRISTOPH SCHWAN, Kai Frohberg, Matthias Lehr
  • Publication number: 20070001203
    Abstract: A vertical or three-dimensional non-planar configuration for a decoupling capacitor is provided, which significantly reduces the required die area for capacitors of high charge carrier storage capacity. The non-planar configuration of the decoupling capacitors also provides enhanced pattern uniformity during the highly critical gate patterning process.
    Type: Application
    Filed: April 21, 2006
    Publication date: January 4, 2007
    Inventors: MATTHIAS LEHR, Kai Frohberg, Christoph Schwan
  • Patent number: 7098140
    Abstract: Etch uniformity is improved in that a specified material layer to be etched is exposed to an ion beam so as to implant an ion species, wherein at least one implantation parameter is varied in conformity with local etch rates of the specified material layer. In this way, etch non-uniformities, induced by tool non-uniformities and recipe specific characteristics, may be significantly reduced.
    Type: Grant
    Filed: January 21, 2004
    Date of Patent: August 29, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Matthias Schaller, Christoph Schwan, Carsten Hartig
  • Patent number: 7064071
    Abstract: In a process for forming L-shaped sidewall spacers for a conducive line element, such as a gate electrode structure, the sacrificial spacers are formed of a material having a similar etch behavior as the material of the finally obtained L-shaped spacer, thereby improving tool utilization and reducing process complexity compared to conventional processes. In one particular embodiment, a spacer layer stack is provided having a first etch stop layer, a first spacer layer, a second etch stop layer, and a second spacer layer, wherein the first and second spacer layers are comprised of silicon nitride.
    Type: Grant
    Filed: March 30, 2004
    Date of Patent: June 20, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventor: Christoph Schwan
  • Patent number: 7005358
    Abstract: In a double-spacer or multi-spacer approach to the formation of sophisticated field effect transistors, an upper sidewall portion of a gate electrode may be effectively exposed during recessing of an outer spacer element, since the outer spacer is substantially comprised of the same material as the liner material. Consequently, the anisotropic etch process for recessing the outer sidewall spacer also efficiently removes liner residues on the upper sidewall portion and provides an increased diffusion path for a refractory metal. Additionally, the lateral extension of the silicide regions on the drain and source area may be increased by correspondingly controlling an isotropic etch process for removing oxide residues.
    Type: Grant
    Filed: February 25, 2004
    Date of Patent: February 28, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Thorsten Kammler, Katja Huy, Christoph Schwan
  • Patent number: 7005305
    Abstract: A technique is provided that may be used to improve optical endpoint detection in a plasma etch process. A semiconductor structure is manufactured that includes at least one electrical device. The technique is adapted for forming a signal layer on or in a wafer, wherein the signal layer comprises a chemical element that causes a characteristic optical emission when coming into contact with an etch plasma. The chemical element does not have a primary influence on the electrical properties of the electrical device. The signal layer is for use in a plasma etch process to detect a plasma etch endpoint if the characteristic optical emission is detected. The signal layer may be patterned and may be incorporated into a stop layer.
    Type: Grant
    Filed: May 29, 2003
    Date of Patent: February 28, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Gunter Grasshoff, Christoph Schwan, Matthias Schaller
  • Patent number: 6969676
    Abstract: The present invention discloses a technique for controlling a local etch rate in forming multi-level contact openings, for example, in forming substrate contact openings and transistor contact openings of an SOI device. The aspect ratio dependent etch rate is correspondingly adapted by selecting in advance suitable aspect ratios for the contact openings so that the etch front may reach the respective final depth within a limited time interval.
    Type: Grant
    Filed: December 23, 2003
    Date of Patent: November 29, 2005
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Christoph Schwan, Gunter Grasshoff, Volker Grimm
  • Publication number: 20050257467
    Abstract: The present invention relates to a wall construction for an exterior brick wall of a building, comprising a rear brickwork and a front brickwork, which is characterized in that the front brickwork (2) is made at least in part of constructional elements (11), particularly bricks, building blocks and the like, which at their side facing the rear brickwork (5) are designed to be reflective for heat radiation. The invention further relates to a constructional element, in particular a brick, a building block or the like, for use in the production of the front brickwork of such a wall construction which on the side which in the walled-in state faces inwardly, is provided with a layer (8) which is reflective for heat radiation.
    Type: Application
    Filed: June 19, 2002
    Publication date: November 24, 2005
    Inventor: Christoph Schwan
  • Publication number: 20050233532
    Abstract: The present invention allows the formation of sidewall spacers adjacent a feature on a substrate without there being an undesirable erosion of the feature. The feature is covered by one or more protective layers. A layer of a spacer material is deposited over the feature and etched anisotropically. An etchant used in the anisotropic etching is adapted to selectively remove the spacer material, whereas the one or more protective layers are substantially not affected by the etchant. Thus, the one or more protective layers protect the feature from being exposed to the etchant.
    Type: Application
    Filed: January 19, 2005
    Publication date: October 20, 2005
    Inventors: Markus Lenski, Falk Graetsch, Carsten Reichel, Christoph Schwan, Helmut Bierstedt, Thorsten Kammler, Martin Mazur
  • Publication number: 20050170660
    Abstract: The present invention makes it possible to precisely deposit a material adjacent a feature on a substrate. A layer of the material is deposited on the substrate. The layer is planarized and exposed to an etchant. The etchant is adapted to selectively remove the material. The exposing of the layer to the etchant is stopped prior to a complete removal of the layer.
    Type: Application
    Filed: December 10, 2004
    Publication date: August 4, 2005
    Inventors: Christoph Schwan, Thomas Feudel, Thorsten Kammler
  • Publication number: 20050118769
    Abstract: By heat treating a silicon dioxide liner prior to patterning a silicon nitride spacer layer, the etch selectivity of the silicon dioxide with respect to the silicon nitride is increased, thereby reducing or eliminating the problem of pitting through the silicon dioxide layer. This allows further scaling of the devices, wherein an extremely thin silicon dioxide liner is required to obtain an accurate lateral patterning of the dopant profile in the drain and source regions.
    Type: Application
    Filed: November 12, 2004
    Publication date: June 2, 2005
    Inventors: Thorsten Kammler, Karsten Wieczorek, Christoph Schwan