Patents by Inventor Chunhua Zhou

Chunhua Zhou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220384628
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a gate electrode, a first electrode, a first via and a second via. The substrate has a first surface and a second surface. The first nitride semiconductor layer is disposed on the first surface of the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer and has a bandgap exceeding that of the first nitride semiconductor layer. The gate electrode and the first electrode are disposed on the second nitride semiconductor layer. The first via extends from the second surface and is electrically connected to the first electrode. The second via extends from the second surface. The depth of the first via is different from the depth of the second via.
    Type: Application
    Filed: January 27, 2021
    Publication date: December 1, 2022
    Inventors: Jingyu SHEN, Qiyue ZHAO, Chunhua ZHOU, Chao YANG, Wuhao GAO, Yu SHI, Baoli WEI
  • Publication number: 20220384424
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Publication number: 20220381815
    Abstract: The present invention provides a system and method for measuring intermittent operating life (IOL) of a GaN-based device under test (DUT) is provided. The system is operable in a stressing mode, a cooling mode and a measure mode. A power regulation approach is adopted to ensure that DUT of the same thermal resistance have same temperature increase during the IOL test. The present invention eliminates the influence caused by parasitic parameters of testing circuits and the inconsistency of threshold voltage and drain-source resistance of the device itself. Through power regulation, it is the junction temperature of the device, not the housing temperature of the device, being directly controlled. Therefore, higher measurement accuracy can be achieved.
    Type: Application
    Filed: February 26, 2021
    Publication date: December 1, 2022
    Inventors: Chang CHEN, Chunhua ZHOU, Sichao LI, Rong YANG, Donghua BAI, Jiabiao HUANG
  • Publication number: 20220384418
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Publication number: 20220384425
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Publication number: 20220385203
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Publication number: 20220384423
    Abstract: The present disclosure provides a nitride-based bidirectional switching device with substrate potential management capability. The device has a control node, a first power/load node, a second power/load node and a main substrate, and comprises: a nitride-based bilateral transistor and a substrate potential management circuit configured for managing a potential of the main substrate. By implementing the substrate potential management circuit, the substrate potential can be stabilized to a lower one of the potentials of the first source/drain and the second source/drain of the bilateral transistor no matter in which directions the bidirectional switching device is operated. Therefore, the bilateral transistor can be operated with a stable substrate potential for conducting current in both directions.
    Type: Application
    Filed: December 22, 2021
    Publication date: December 1, 2022
    Inventors: Qiyue ZHAO, Chunhua ZHOU, Maolin LI, Wuhao GAO, Chao YANG, Guanshen YANG, Shaopeng CHENG
  • Patent number: 11515409
    Abstract: The present invention relates to a semiconductor device with an asymmetric gate structure. The device comprises a substrate; a channel layer, positioned above the substrate; a barrier layer, positioned above the channel layer, the barrier layer and the channel layer being configured to form two-dimensional electron gas (2DEG), and the 2DEG being formed in the channel layer along an interface between the channel layer and the barrier layer; a source contact and a drain contact, positioned above the barrier layer; a doped group III-V layer, positioned above the barrier layer and between the drain contact and the source contact; and a gate electrode, positioned above the doped group III-V layer and configured to form a Schottky junction with the doped group III-V layer, wherein the doped group III-V layer and/or gate electrode has a non-central symmetrical geometry so as to achieve the effect of improving gate leakage current characteristics.
    Type: Grant
    Filed: October 7, 2020
    Date of Patent: November 29, 2022
    Assignee: INNOSCIENCE (ZHUHAI) TECHNOLOGY CO., LTD.
    Inventors: Hang Liao, Qiyue Zhao, Chang An Li, Chao Wang, Chunhua Zhou, King Yuen Wong
  • Publication number: 20220375926
    Abstract: A semiconductor structure includes a first nitride semiconductor layer; a second nitride semiconductor layer and a first conductive structure. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer. The first conductive structure is disposed on the second nitride semiconductor layer. The first conductive structure functions as one of a drain and a source of a transistor and one of an anode and a cathode of a diode.
    Type: Application
    Filed: April 29, 2020
    Publication date: November 24, 2022
    Inventors: HANG LIAO, CHUNHUA ZHOU
  • Publication number: 20220376038
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a barrier layer, a third nitride semiconductor layer and a gate structure. The first nitride semiconductor layer is disposed on the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer and has a bandgap greater than that of the first nitride semiconductor layer. The barrier layer is disposed on the second nitride semiconductor layer and has a bandgap greater than that of the second nitride semiconductor layer. The third nitride semiconductor layer is doped with impurity and disposed on the barrier layer. The gate structure is disposed on the third nitride semiconductor layer.
    Type: Application
    Filed: September 9, 2020
    Publication date: November 24, 2022
    Inventors: Chao YANG, Chunhua ZHOU, Qiyue ZHAO
  • Publication number: 20220376493
    Abstract: An electronic device includes a first group III nitride transistor and an electrostatic discharge (ESD) protection circuit. The ESD protection circuit includes a diode and a second transistor. The diode has an anode electrically connected to a gate of the first group III nitride transistor. The second transistor has a drain electrically connected to the gate of the first group III nitride transistor, a gate electrically connected to a cathode of the diode and a source electrically connected to a source of the first group III nitride transistor.
    Type: Application
    Filed: April 28, 2020
    Publication date: November 24, 2022
    Inventors: HANG LIAO, CHUNHUA ZHOU
  • Publication number: 20220375815
    Abstract: A flip-chip semiconductor package with improved heat dissipation capability and low package profile is provided. The package comprises a heat sink having a plurality of heat dissipation fins and a plurality of heat dissipation leads. The heat dissipation leads are connected to a plurality of thermally conductive vias of a substrate so as to provide thermal conductivity path from the heatsink to the substrate as well as support the heatsink to relieve compressive stress applied to a semiconductor die by the heatsink. The package further comprises an encapsulation layer configured to cover the heat dissipation leads of the heat sink and expose the heat dissipation fins of the heat sink.
    Type: Application
    Filed: December 28, 2020
    Publication date: November 24, 2022
    Inventors: Jingyu SHEN, Qiyue ZHAO, Chunhua ZHOU, Chao YANG, Weigang YAO, Baoli WEI
  • Publication number: 20220373590
    Abstract: The subject application provides an apparatus and method for measuring dynamic on-resistance of a device under test (DUT) comprising a control terminal electrically connected to an output of a first controlling module being configured to generate a first control signal to switch on and off the DUT. The apparatus comprises a switching device and a second controlling module configured to: receive the first control signal from the first controlling module and generate a second control signal to switch on and off the switching device such that the switching device is turned on later than the DUT for a first time interval and turned off earlier than the DUT for a second time interval.
    Type: Application
    Filed: January 15, 2021
    Publication date: November 24, 2022
    Inventors: Rong YANG, Sichao LI, Chunhua ZHOU, Donghua BAI
  • Publication number: 20220367246
    Abstract: An integrated semiconductor device includes a substrate, semiconductor circuit layers, an insulating material, and an interconnection layer. The semiconductor circuit layers are disposed above the substrate. The semiconductor circuit layers have device portions and isolating portions, and the isolating portions are located among the device portions. The insulating material is disposed on the semiconductor circuit layers, and the interconnection layer is embedded in the insulating material and electrically connected to the semiconductor circuit layers. The isolating portions provide electrical isolation between adjacent device portions. The interconnection layer has circuits embedded in the insulating material on the device portions. The insulating material has isolating structures raised from top surfaces of the circuits on the device portion, and some of the semiconductor circuit layers form at least one heterojunction.
    Type: Application
    Filed: January 5, 2022
    Publication date: November 17, 2022
    Inventors: Kai CAO, Jianping ZHANG, Lei ZHANG, Weigang YAO, Chunhua ZHOU
  • Publication number: 20220359454
    Abstract: The present disclosure provides a semiconductor module comprising a semiconductor device removably pressed-fit in a cavity formed in a printed circuit board and methods for manufacturing the same. The semiconductor device and the cavity of the printed circuit board can cooperate with each other and act as an electrical plug and an electrical socket respectively. Soldering the semiconductor device on the printed circuit board can be avoided. Therefore, the packaging process can be more flexible and reliability issues with solder joints can be eliminated. Moreover, heatsink can be mounted on top and/or bottom of the semiconductor device after being received in the cavity of the printed circuit board. Thermal dissipation efficiency can be greatly enhanced.
    Type: Application
    Filed: January 3, 2022
    Publication date: November 10, 2022
    Inventors: Weigang YAO, Chunhua ZHOU
  • Publication number: 20220310834
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a barrier layer, a third nitride semiconductor layer and a gate structure. The first nitride semiconductor layer is disposed on the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer and has a bandgap greater than that of the first nitride semiconductor layer. The barrier layer is disposed on the second nitride semiconductor layer and has a bandgap greater than that of the second nitride semiconductor layer. The third nitride semiconductor layer is doped with impurity and disposed on the barrier layer. The gate structure is disposed on the third nitride semiconductor layer.
    Type: Application
    Filed: September 9, 2020
    Publication date: September 29, 2022
    Inventors: Chao YANG, Chunhua ZHOU, Qiyue ZHAO
  • Publication number: 20220310469
    Abstract: Semiconductor device structures and methods for manufacturing the same are provided. The semiconductor device structure includes a substrate, a first nitride semiconductor layer, a second nitride semiconductor layer, a first electrode, a second electrode, a gate structure and a temperature sensitive component. The first nitride semiconductor layer is disposed on the substrate. The second nitride semiconductor layer is disposed on the first nitride semiconductor layer and has a bandgap greater than that of the first nitride semiconductor layer. The first electrode, the second electrode and the gate structure are disposed on the second nitride semiconductor layer. The temperature sensitive component is disposed external to a region between the gate structure and the first electrode along a first direction in parallel to an interface of the first nitride semiconductor layer and the second nitride semiconductor layer.
    Type: Application
    Filed: August 28, 2020
    Publication date: September 29, 2022
    Inventors: Hang LIAO, Qingyuan HE, Chunhua ZHOU
  • Publication number: 20210399124
    Abstract: The present invention relates to a semiconductor device with an asymmetric gate structure. The device comprises a substrate; a channel layer, positioned above the substrate; a barrier layer, positioned above the channel layer, the barrier layer and the channel layer being configured to form two-dimensional electron gas (2DEG), and the 2DEG being formed in the channel layer along an interface between the channel layer and the barrier layer; a source contact and a drain contact, positioned above the barrier layer; a doped group III-V layer, positioned above the barrier layer and between the drain contact and the source contact; and a gate electrode, positioned above the doped group III-V layer and configured to form a Schottky junction with the doped group III-V layer, wherein the doped group III-V layer and/or gate electrode has a non-central symmetrical geometry so as to achieve the effect of improving gate leakage current characteristics.
    Type: Application
    Filed: October 7, 2020
    Publication date: December 23, 2021
    Inventors: Hang LIAO, Qiyue ZHAO, Chang An LI, Chao WANG, Chunhua ZHOU, King Yuen WONG
  • Publication number: 20210399123
    Abstract: The present invention relates to a semiconductor device having an improved gate leakage current. The semiconductor device includes: a substrate; a first nitride semiconductor layer, positioned above the substrate; a second nitride semiconductor layer, positioned above the first nitride semiconductor layer and having an energy band gap greater than that of the first nitride semiconductor layer; a source contact and a drain contact, positioned above the second nitride semiconductor layer; a doped third nitride semiconductor layer, positioned above the second nitride semiconductor layer and between the drain contact and the source contact; and a gate electrode, positioned above the doped third nitride semiconductor layer, where the doped third nitride semiconductor layer has at least one protrusion extending along a direction substantially parallel to an interface between the first nitride semiconductor layer and the second nitride semiconductor layer, thereby improving the gate leakage current phenomenon.
    Type: Application
    Filed: October 7, 2020
    Publication date: December 23, 2021
    Inventors: Hang LIAO, Qiyue ZHAO, Chang An LI, Chao WANG, Chunhua ZHOU, King Yuen WONG
  • Publication number: 20210184352
    Abstract: An object of the present disclosure is to provide a radiation element and a bandwidth extension structure. The radiation element according to the present disclosure comprises: a basic radiation element and one or more bandwidth extension structures; wherein the one or more bandwidth extension structures are mounted on the basic radiation element to extend the operating bandwidth of the basic radiation element. The bandwidth extension structure according to the present disclosure is mounted on the basic radiation element to extend the operating band of the basic radiation element.
    Type: Application
    Filed: November 2, 2018
    Publication date: June 17, 2021
    Applicant: Nokia Shanghai Bell Co., Ltd.
    Inventors: Jiankai Xu, Ke Chen, Chunhua Zhou, Jing Liu, Jihong Sun