Patents by Inventor Daisuke Matsushita

Daisuke Matsushita has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9698236
    Abstract: It is made possible to provide a method for manufacturing a semiconductor device that has a high-quality insulating film in which defects are not easily formed, and experiences less leakage current. A method for manufacturing a semiconductor device, includes: forming an amorphous silicon layer on an insulating layer; introducing oxygen into the amorphous silicon layer; and forming a silicon oxynitride layer by nitriding the amorphous silicon layer having oxygen introduced thereinto.
    Type: Grant
    Filed: March 8, 2016
    Date of Patent: July 4, 2017
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Daisuke Matsushita, Yuuichiro Mitani
  • Patent number: 9691973
    Abstract: A semiconductor device according to an embodiment includes a first conductive layer, a second conductive layer, and a dielectric film provided between the first and the second conductive layers. The dielectric film including a fluorite-type crystal and a positive ion site includes Hf and/or Zr, and a negative ion site includes O. In the dielectric film, parameters a, b, c, p, x, y, z, u, v and w satisfy a predetermined relation. The axis length of the a-axis, b-axis and c-axis of the original unit cell is a, b, and c, respectively. An axis in a direction with no reversal symmetry is c-axis, a stacking direction of atomic planes of two kinds formed by negative ions disposed at different positions is a-axis, the remainder is b-axis. The parameters x, y, z, u, v and w are values represented using the parameter p.
    Type: Grant
    Filed: September 2, 2015
    Date of Patent: June 27, 2017
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tsunehiro Ino, Riichiro Takaishi, Koichi Kato, Yasushi Nakasaki, Takamitsu Ishihara, Daisuke Matsushita
  • Patent number: 9685462
    Abstract: A semiconductor device of an embodiment includes an oxide semiconductor layer including a first region, a second region and the third region provided between the first region and the second region. The oxide semiconductor layer contains indium (In), gallium (Ga), and zinc (Zn). The first and second regions have thinner film thickness and lower indium (In) concentration than the third region. An insulating film is provided on the third region, and an electrode is provided on the insulating film. A first conductive layer is provided under the first region and electrically connected with the first region. A second conductive layer is provided under the second region and electrically connected with the second region.
    Type: Grant
    Filed: July 6, 2015
    Date of Patent: June 20, 2017
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kensuke Ota, Masumi Saitoh, Kiwamu Sakuma, Daisuke Matsushita, Chika Tanaka
  • Publication number: 20170148516
    Abstract: According to one embodiment, a resistance-change memory includes a memory cell and a control circuit. The memory cell comprises first and second electrodes, and a variable resistance layer disposed between the first electrode and the second electrode. The control circuit applies a voltage between the first electrode and the second electrode to perform writing, erasing, and reading. During the writing, the control circuit applies a first voltage pulse between the first electrode and the second electrode, and then applies a second voltage pulse different in polarity from the first voltage pulse after applying the first voltage pulse.
    Type: Application
    Filed: February 6, 2017
    Publication date: May 25, 2017
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Reika ICHIHARA, Daisuke MATSUSHITA, Shosuke FUJII
  • Publication number: 20170125934
    Abstract: A connector terminal includes first and second arm parts, an interconnection part, a first contactor formed of a piece of sheet which is in a bent shape so as to have the first end laid over on a second end of the sheet with reference to a bent part that is an opposite side to a side where the first end of the sheet and the second end thereof are present, and a second contactor formed of a piece of sheet which is in a bent shape so as to have the first end laid over on a second end of the sheet with reference to a bent part that is an opposite side to a side where the first end of the sheet and the second end thereof are located, and the second contactor facing the first contactor.
    Type: Application
    Filed: October 27, 2016
    Publication date: May 4, 2017
    Inventors: Takayoshi Endo, Jun Mukunoki, Daisuke Matsushita
  • Patent number: 9634248
    Abstract: According to one embodiment, an insulator includes a material including barium and hafnium oxide. The material has a crystal structure of a space group Pbc21.
    Type: Grant
    Filed: March 4, 2016
    Date of Patent: April 25, 2017
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tsunehiro Ino, Yasushi Nakasaki, Shosuke Fujii, Daisuke Matsushita
  • Patent number: 9601192
    Abstract: According to one embodiment, a resistance-change memory includes a memory cell and a control circuit. The memory cell comprises first and second electrodes, and a variable resistance layer disposed between the first electrode and the second electrode. The control circuit applies a voltage between the first electrode and the second electrode to perform writing, erasing, and reading. During the writing, the control circuit applies a first voltage pulse between the first electrode and the second electrode, and then applies a second voltage pulse different in polarity from the first voltage pulse after applying the first voltage pulse.
    Type: Grant
    Filed: February 12, 2015
    Date of Patent: March 21, 2017
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Reika Ichihara, Daisuke Matsushita, Shosuke Fujii
  • Publication number: 20170077115
    Abstract: A nonvolatile semiconductor memory device according to an embodiment comprises a memory cell, the memory cell comprising: a semiconductor layer; a control gate electrode; a charge accumulation layer disposed between the semiconductor layer and the control gate electrode; a first insulating layer disposed between the semiconductor layer and the charge accumulation layer; and a second insulating layer disposed between the charge accumulation layer and the control gate electrode, the charge accumulation layer including an insulator that includes silicon and nitrogen, and the insulator further including: a first element or a second element, the second element being different from the first element; and a third element different from the first element and the second element.
    Type: Application
    Filed: March 16, 2016
    Publication date: March 16, 2017
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Tsunehiro INO, Daisuke MATSUSHITA, Yasushi NAKASAKI, Misako MOROTA, Akira TAKASHIMA, Kenichiro TORATANI
  • Publication number: 20170069841
    Abstract: According to one embodiment, an insulator includes a material including barium and hafnium oxide. The material has a crystal structure of a space group Pbc21.
    Type: Application
    Filed: March 4, 2016
    Publication date: March 9, 2017
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Tsunehiro INO, Yasushi NAKASAKI, Shosuke FUJII, Daisuke MATSUSHITA
  • Publication number: 20170040416
    Abstract: A semiconductor memory device of an embodiment comprises a memory cell. This memory cell comprises: an oxide semiconductor layer; a gate electrode; and a charge accumulation layer disposed between the oxide semiconductor layer and the gate electrode. This oxide semiconductor layer includes a stacked structure of an n type oxide semiconductor layer and a p type oxide semiconductor layer.
    Type: Application
    Filed: July 7, 2016
    Publication date: February 9, 2017
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Kensuke OTA, Toshifumi IRISAWA, Tomoya KAWAI, Daisuke MATSUSHITA, Tsutomu TEZUKA
  • Patent number: 9502431
    Abstract: According to one embodiment, a memory device includes a first stacked layer structure stacked in order of a first insulating layer, a first electrode layer, . . . an n-th insulating layer, an n-th electrode layer, and an (n+1)-th insulating layer in a first direction perpendicular to a surface of a semiconductor substrate, where n is a natural number, an oxide semiconductor layer extending through the first to n-th electrode layers in the first direction, a second stacked layer structure provided between the first to n-th electrode layers and the oxide semiconductor layer, and including a charge storage layer which storages charges, and a area provided in the oxide semiconductor layer.
    Type: Grant
    Filed: June 23, 2015
    Date of Patent: November 22, 2016
    Assignee: KABUSHIKI KAISHA TOSHIBA
    Inventors: Kiwamu Sakuma, Kensuke Ota, Masumi Saitoh, Chika Tanaka, Daisuke Matsushita
  • Publication number: 20160276351
    Abstract: According to one embodiment, a semiconductor device includes a first region having a first conductivity type in a semiconductor region; a second region having a second conductivity type in the semiconductor region; a gate electrode above a first part of the semiconductor region between the first region and the second region; a gate insulating layer between the first part and the gate electrode; a third region having the first conductivity type below the second region; and a fourth region across the second region and the third region and including a first impurity.
    Type: Application
    Filed: March 7, 2016
    Publication date: September 22, 2016
    Inventors: Chika TANAKA, Daisuke Matsushita
  • Patent number: 9391272
    Abstract: According to one embodiment, a nonvolatile variable resistance element includes a first electrode, a second electrode, a variable resistance layer, and a dielectric layer. The second electrode includes a metal element. The variable resistance layer is arranged between the first electrode and the second electrode. A resistance change is reversibly possible in the variable resistance layer according to move the metal element in and out. The dielectric layer is inserted between the second electrode and the variable resistance layer and has a diffusion coefficient of the metal element smaller than that of the variable resistance layer.
    Type: Grant
    Filed: August 13, 2014
    Date of Patent: July 12, 2016
    Assignee: KABUSHIKI KAISHA TOSHIBA
    Inventors: Hidenori Miyagawa, Shosuke Fujii, Akira Takashima, Daisuke Matsushita
  • Publication number: 20160190275
    Abstract: It is made possible to provide a method for manufacturing a semiconductor device that has a high-quality insulating film in which defects are not easily formed, and experiences less leakage current. A method for manufacturing a semiconductor device, includes: forming an amorphous silicon layer on an insulating layer; introducing oxygen into the amorphous silicon layer; and forming a silicon oxynitride layer by nitriding the amorphous silicon layer having oxygen introduced thereinto.
    Type: Application
    Filed: March 8, 2016
    Publication date: June 30, 2016
    Inventors: Daisuke MATSUSHITA, Yuuichiro MITANI
  • Patent number: 9368909
    Abstract: An electric connector includes a first connector including a first housing in which an inner space is formed, and a second connector including a second housing insertable into the inner space, the first housing including in the inner space a lock engagement portion, the second housing including a lock arm having a lock projection to be engaged with the lock engagement portion, the first housing including in the inner space at least one rib extending in a first direction in which the second housing is inserted into the inner space, the lock arm being formed with a guide space into which the rib is able to be inserted when the second housing is inserted into the inner space.
    Type: Grant
    Filed: April 8, 2015
    Date of Patent: June 14, 2016
    Assignee: DAI-ICHI SEIKO CO., LTD.
    Inventors: Sakai Yagi, Jun Mukunoki, Daisuke Matsushita
  • Patent number: 9349876
    Abstract: A nonvolatile semiconductor memory according to an embodiment includes: a semiconductor region; a first insulating film formed on the semiconductor region; a charge storage film formed on the first insulating film; a hydrogen diffusion preventing film formed on the charge storage film; a second insulating film formed on the hydrogen diffusion preventing film; a control gate electrode formed on the second insulating film; a hydrogen discharge film formed on the control gate electrode; and a sidewall formed on a side surface of a multilayer structure including the first insulating film, the charge storage film, the hydrogen diffusion preventing film, the second insulating film, and the control gate electrode, the sidewall containing a material for preventing hydrogen from diffusing.
    Type: Grant
    Filed: December 17, 2013
    Date of Patent: May 24, 2016
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Izumi Hirano, Yuichiro Mitani, Masayasu Miyata, Yasushi Nakasaki, Koichi Kato, Daisuke Matsushita, Akira Takashima, Misako Morota
  • Patent number: 9331419
    Abstract: The electric connector including a housing formed with a plurality of holes into each of which a terminal is inserted, the holes being aligned in a line in a first direction, a rear holder connected to the housing through a hinge such that the rear holder is rotatable relative to the housing, a first engagement unit for connecting the rear holder and the housing to each other, the first engagement unit being arranged at at least one of opposite ends in the first direction, and a second engagement unit for preventing the rear holder and the housing from separating from each other after the rear holder and the housing are connected to each other, the second engagement unit being situated between the holes located adjacent to each other.
    Type: Grant
    Filed: May 8, 2015
    Date of Patent: May 3, 2016
    Assignee: DAI-ICHI SEIKO CO., LTD
    Inventors: Sakai Yagi, Jun Mukunoki, Daisuke Matsushita
  • Patent number: D773998
    Type: Grant
    Filed: September 1, 2015
    Date of Patent: December 13, 2016
    Assignee: DAI-ICHI SEIKO CO., LTD.
    Inventors: Takayoshi Endo, Daisuke Matsushita, Koji Hanaki
  • Patent number: D773999
    Type: Grant
    Filed: September 1, 2015
    Date of Patent: December 13, 2016
    Assignee: DAI-ICHI SEIKO CO., LTD.
    Inventors: Takayoshi Endo, Daisuke Matsushita, Koji Hanaki
  • Patent number: D774000
    Type: Grant
    Filed: September 1, 2015
    Date of Patent: December 13, 2016
    Assignee: DAI-ICHI SEIKO CO., LTD.
    Inventors: Takayoshi Endo, Daisuke Matsushita, Koji Hanaki