Patents by Inventor Daniel Gealy

Daniel Gealy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9564576
    Abstract: Multi-bit ferroelectric memory devices and methods of forming the same are provided. One example method of forming a multi-bit ferroelectric memory device can include forming a first ferroelectric material on a first side of a via, removing a material to expose a second side of the via, and forming second ferroelectric material on the second side of the via at a different thickness compared to the first side of the via.
    Type: Grant
    Filed: November 13, 2015
    Date of Patent: February 7, 2017
    Assignee: Micron Technology, Inc.
    Inventors: Kamal M. Karda, F. Daniel Gealy, D. V. Nirmal Ramaswamy, Chandra V. Mouli
  • Patent number: 9543515
    Abstract: A phase-change memory cell having a reduced electrode-chalcogenide interface resistance and a method for making the phase-change memory cell are disclosed: An interface layer is formed between an electrode layer and a chalcogenide layer that and provides a reduced resistance between the chalcogenide-based phase-change memory layer and the electrode layer. Exemplary embodiments provide that the interface layer comprises a tungsten carbide, a molybdenum carbide, a tungsten boride, or a molybdenum boride, or a combination thereof. In one exemplary embodiment, the interface layer comprises a thickness of between about 1 nm and about 10 nm.
    Type: Grant
    Filed: November 7, 2013
    Date of Patent: January 10, 2017
    Assignee: Intel Corporation
    Inventors: F. Daniel Gealy, Andrea Gotti, Davide Colombo, Kuo-Wei Chang
  • Publication number: 20160365514
    Abstract: A semiconductor device including stacked structures. The stacked structures include at least two chalcogenide materials or alternating dielectric materials and conductive materials. A liner including alucone is formed on sidewalls of the stacked structures. Methods of forming the semiconductor device are also disclosed.
    Type: Application
    Filed: August 23, 2016
    Publication date: December 15, 2016
    Inventors: Zhe Song, Tuman E. Allen, Cole S. Franklin, F. Daniel Gealy
  • Publication number: 20160204343
    Abstract: Disclosed technology relates generally to integrated circuits, and more particularly, to structures incorporating and methods of forming metal lines including tungsten and carbon, such as conductive lines for memory arrays. In one aspect, a memory device comprises a lower conductive line extending in a first direction and an upper conductive line extending in a second direction and crossing the lower conductive line, wherein at least one of the upper and lower conductive lines comprises tungsten and carbon. The memory device additionally comprises a memory cell stack interposed at an intersection between the upper and lower conductive lines. The memory cell stack includes a first active element over the lower conductive line and a second active element over the first active element, wherein one of the first and second active elements comprises a storage element and the other of the first and second active elements comprises a selector element.
    Type: Application
    Filed: January 9, 2015
    Publication date: July 14, 2016
    Inventors: Andrea Gotti, F. Daniel Gealy, Innocenzo Tortorelli, Enrico Varesi
  • Patent number: 9331236
    Abstract: Engineered substrates having epitaxial formation structures with enhanced shear strength and associated systems and methods are disclosed herein. In several embodiments, for example, an engineered substrate can be manufactured by forming a shear strength enhancement material at a front surface of a donor substrate and implanting ions a depth into the donor substrate through the shear strength enhancement material. The ion implantation can form a doped portion in the donor substrate that defines an epitaxial formation structure. The method can further include transferring the epitaxial formation structure from the donor substrate to a front surface of a handle substrate. The shear strength enhancement material can be positioned between the epitaxial formation structure and the front surface of the handle substrate and bridge defects in the front surface of the handle substrate.
    Type: Grant
    Filed: September 25, 2015
    Date of Patent: May 3, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Belford T. Coursey, F. Daniel Gealy, George E. Beck
  • Publication number: 20160072044
    Abstract: Multi-bit ferroelectric memory devices and methods of forming the same are provided. One example method of forming a multi-bit ferroelectric memory device can include forming a first ferroelectric material on a first side of a via, removing a material to expose a second side of the via, and forming second ferroelectric material on the second side of the via at a different thickness compared to the first side of the via.
    Type: Application
    Filed: November 13, 2015
    Publication date: March 10, 2016
    Inventors: Kamal M. Karda, F. Daniel Gealy, D.V. Nirmal Ramaswamy, Chandra V. Mouli
  • Patent number: 9269899
    Abstract: An electronic device includes two conductive electrodes. A first current path extends from one of the electrodes to the other and has a dominant thermally activated conduction activation energy of 0.5 eV to 3.0 eV. A second current path extends from the one electrode to the other and is circuit-parallel the first current path. The second current path exhibits a minimum 100-times increase in electrical conductivity for increasing temperature within a temperature range of no more than 50° C. between 300° C. and 800° C. and exhibits a minimum 100-times decrease in electrical conductivity for decreasing temperature within the 50° C. temperature range. Other embodiments are disclosed.
    Type: Grant
    Filed: February 5, 2015
    Date of Patent: February 23, 2016
    Assignee: Micron Technology, Inc.
    Inventors: Kamal M. Karda, Marko Milojevic, David H. Wells, F. Daniel Gealy
  • Publication number: 20160035791
    Abstract: Resistance variable memory cell structures and methods are described herein. A number of embodiments include a first resistance variable memory cell comprising a number of resistance variable materials in a super-lattice structure and a second resistance variable memory cell comprising the number of resistance variable materials in a homogeneous structure.
    Type: Application
    Filed: October 7, 2015
    Publication date: February 4, 2016
    Inventors: Sachin V. Joshi, F. Daniel Gealy
  • Publication number: 20160013360
    Abstract: Engineered substrates having epitaxial formation structures with enhanced shear strength and associated systems and methods are disclosed herein. In several embodiments, for example, an engineered substrate can be manufactured by forming a shear strength enhancement material at a front surface of a donor substrate and implanting ions a depth into the donor substrate through the shear strength enhancement material. The ion implantation can form a doped portion in the donor substrate that defines an epitaxial formation structure. The method can further include transferring the epitaxial formation structure from the donor substrate to a front surface of a handle substrate. The shear strength enhancement material can be positioned between the epitaxial formation structure and the front surface of the handle substrate and bridge defects in the front surface of the handle substrate.
    Type: Application
    Filed: September 25, 2015
    Publication date: January 14, 2016
    Inventors: Belford T. Coursey, F. Daniel Gealy, George E. Beck
  • Patent number: 9219225
    Abstract: Multi-bit ferroelectric memory devices and methods of forming the same are provided. One example method of forming a multi-bit ferroelectric memory device can include forming a first ferroelectric material on a first side of a via, removing a material to expose a second side of the via, and forming second ferroelectric material on the second side of the via at a different thickness compared to the first side of the via.
    Type: Grant
    Filed: October 31, 2013
    Date of Patent: December 22, 2015
    Assignee: Micron Technology, Inc.
    Inventors: Kamal M Karda, F Daniel Gealy, D. V. Nirmal Ramaswamy, Chandra V Mouli
  • Publication number: 20150349249
    Abstract: Memory cells having a select device material located between a first electrode and a second electrode, a memory element located between the second electrode and a third electrode, and a number of conductive diffusion barrier materials located between a first portion of the memory element and a second portion of the memory element. Memory cells having a select device comprising a select device material located between a first electrode and a second electrode, a memory element located between the second electrode and a third electrode, and a number of conductive diffusion barrier materials located between a first portion of the select device and a second portion of the select device. Manufacturing methods are also described.
    Type: Application
    Filed: August 12, 2015
    Publication date: December 3, 2015
    Inventors: Andrea Gotti, F. Daniel Gealy, Davide Colombo
  • Patent number: 9184377
    Abstract: Resistance variable memory cell structures and methods are described herein. A number of embodiments include a first resistance variable memory cell comprising a number of resistance variable materials in a super-lattice structure and a second resistance variable memory cell comprising the number of resistance variable materials in a homogeneous structure.
    Type: Grant
    Filed: June 11, 2013
    Date of Patent: November 10, 2015
    Assignee: Micron Technology, Inc.
    Inventors: Sachin V. Joshi, F Daniel Gealy
  • Publication number: 20150310905
    Abstract: A field effect transistor construction includes a semiconductive channel core. A source/drain region is at opposite ends of the channel core. A gate is proximate a periphery of the channel core. A gate insulator is between the gate and the channel core. The gate insulator has local regions radially there-through that have different capacitance at different circumferential locations relative to the channel core periphery. Additional constructions, and methods, are disclosed.
    Type: Application
    Filed: April 24, 2014
    Publication date: October 29, 2015
    Applicant: Micron Technology, Inc.
    Inventors: Kamal M. Karda, Chandra Mouli, Durai Vishak Nirmal Ramaswamy, F. Daniel Gealy
  • Patent number: 9147803
    Abstract: Engineered substrates having epitaxial formation structures with enhanced shear strength and associated systems and methods are disclosed herein. In several embodiments, for example, an engineered substrate can be manufactured by forming a shear strength enhancement material at a front surface of a donor substrate and implanting ions a depth into the donor substrate through the shear strength enhancement material. The ion implantation can form a doped portion in the donor substrate that defines an epitaxial formation structure. The method can further include transferring the epitaxial formation structure from the donor substrate to a front surface of a handle substrate. The shear strength enhancement material can be positioned between the epitaxial formation structure and the front surface of the handle substrate and bridge defects in the front surface of the handle substrate.
    Type: Grant
    Filed: January 2, 2013
    Date of Patent: September 29, 2015
    Assignee: Micron Technology, Inc.
    Inventors: Belford T. Coursey, F. Daniel Gealy, George E. Beck
  • Patent number: 9130157
    Abstract: Memory cells having a select device material located between a first electrode and a second electrode, a memory element located between the second electrode and a third electrode, and a number of conductive diffusion barrier materials located between a first portion of the memory element and a second portion of the memory element. Memory cells having a select device comprising a select device material located between a first electrode and a second electrode, a memory element located between the second electrode and a third electrode, and a number of conductive diffusion barrier materials located between a first portion of the select device and a second portion of the select device. Manufacturing methods are also described.
    Type: Grant
    Filed: July 26, 2013
    Date of Patent: September 8, 2015
    Assignee: Micron Technology, Inc.
    Inventors: Andrea Gotti, F. Daniel Gealy, Davide Columbo
  • Publication number: 20150247236
    Abstract: Methods for depositing material onto microfeature workpieces in reaction chambers and systems for depositing materials onto microfeature workpieces are disclosed herein. In one embodiment, a method includes depositing molecules of a gas onto a microfeature workpiece in the reaction chamber and selectively irradiating a first portion of the molecules on the microfeature workpiece in the reaction chamber with a selected radiation without irradiating a second portion of the molecules on the workpiece with the selected radiation. The first portion of the molecules can be irradiated to activate the portion of the molecules or desorb the portion of the molecules from the workpiece. The first portion of the molecules can be selectively irradiated by impinging the first portion of the molecules with a laser beam or other energy source.
    Type: Application
    Filed: April 29, 2015
    Publication date: September 3, 2015
    Inventors: Ross S. Dando, F. Daniel Gealy
  • Publication number: 20150137254
    Abstract: Graded dielectric layers and methods of fabricating such dielectric layers provide dielectrics in a variety of electronic structures for use in a wide range of electronic devices and systems. In an embodiment, a dielectric layer is graded with respect to a doping profile across the dielectric layer. In an embodiment, a dielectric layer is graded with respect to a crystalline structure profile across the dielectric layer. In an embodiment, a dielectric layer is formed by atomic layer deposition incorporating sequencing techniques to generate a doped dielectric material.
    Type: Application
    Filed: January 28, 2015
    Publication date: May 21, 2015
    Inventors: F. Daniel Gealy, Vishwanath Bhat, Cancheepuram V. Srividya, M. Noel Rocklein
  • Publication number: 20150123066
    Abstract: A phase-change memory cell having a reduced electrode-chalcogenide interface resistance and a method for making the phase-change memory cell are disclosed: An interface layer is formed between an electrode layer and a chalcogenide layer that and provides a reduced resistance between the chalcogenide-based phase-change memory layer and the electrode layer. Exemplary embodiments provide that the interface layer comprises a tungsten carbide, a molybdenum carbide, a tungsten boride, or a molybdenum boride, or a combination thereof. In one exemplary embodiment, the interface layer comprises a thickness of between about 1 nm and about 10 nm.
    Type: Application
    Filed: November 7, 2013
    Publication date: May 7, 2015
    Inventors: F. Daniel Gealy, Andrea Gotti, Davide Colombo, Kuo-Wei Chang
  • Publication number: 20150117084
    Abstract: Multi-bit ferroelectric memory devices and methods of forming the same are provided. One example method of forming a multi-bit ferroelectric memory device can include forming a first ferroelectric material on a first side of a via, removing a material to expose a second side of the via, and forming second ferroelectric material on the second side of the via at a different thickness compared to the first side of the via.
    Type: Application
    Filed: October 31, 2013
    Publication date: April 30, 2015
    Applicant: Micron Technology, Inc.
    Inventors: Kamal M. Karda, F. Daniel Gealy, D.V. Nirmal Ramaswamy, Chandra V. Mouli
  • Patent number: 8987863
    Abstract: Electrical components for microelectronic devices and methods for forming electrical components. One particular embodiment of such a method comprises depositing an underlying layer onto a workpiece, and forming a conductive layer on the underlying layer. The method can continue by disposing a dielectric layer on the conductive layer. The underlying layer is a material that causes the dielectric layer to have a higher dielectric constant than without the underlying layer being present under the conductive layer. For example, the underlying layer can impart a structure or another property to the film stack that causes an otherwise amorphous dielectric layer to crystallize without having to undergo a separate high temperature annealing process after disposing the dielectric layer onto the conductive layer. Several examples of this method are expected to be very useful for forming dielectric layers with high dielectric constants because they avoid using a separate high temperature annealing process.
    Type: Grant
    Filed: May 28, 2013
    Date of Patent: March 24, 2015
    Assignee: Micron Technology, Inc.
    Inventors: Rishikesh Krishnan, F. Daniel Gealy, Vidya Srividya, Noel Rocklein