Patents by Inventor David Hu

David Hu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6787880
    Abstract: A method and a structure for a parasitic bipolar silicided ESD device that has high resistivity regions within the collector of the parasitic NPN. The device has the structure of a N-MOS transistor and a substrate contact. The device preferably has silicide regions over the doped regions. The invention has two types of high resistivity regions: 1) isolation regions (e.g., oxide shallow trench isolation (STI)) and 2) undoped or lightly doped regions (e.g., channel regions). The channel regions can have gates thereover and the gates can be charged. Also, optionally a n−well (n minus well) can be formed under the collector. The high resistivity regions increase the collector resistivity thereby improving the performance of the parasitic bipolar ESD device.
    Type: Grant
    Filed: May 13, 2003
    Date of Patent: September 7, 2004
    Assignee: Nano Silicon Pte. Ltd.
    Inventors: David Hu, Jun Cai
  • Patent number: 6787856
    Abstract: An ESD device and method using parasitic bipolar transistors that are silicided. The first embodiment is a parasitic Bipolar Junction Transistor comprised of n+/n−/p−/n−/n+ regions. The emitter is formed of the second N+ region and the second N− well. The parasitic base is formed by the p− substrate or well. The collector is formed of the first well and the first n+ region. The benefit of the first embodiment is the trigger voltage is lower because the junction between the n− well (emitter) and P− substrate (base) and the junction between P− substrate (base) and the n-well have lower cross over concentrations. The second embodiment is similar to the first embodiment with the addition of the first gate. The first gate is preferably connected to the first n+ region and the Vpad. The third embodiment contains the same elements as the second embodiment with the addition of a third n+ region.
    Type: Grant
    Filed: July 22, 2002
    Date of Patent: September 7, 2004
    Assignee: Nano Silicon Pte. Ltd.
    Inventors: David Hu, Jun Cai
  • Publication number: 20030201498
    Abstract: A method and a structure for a parasitic bipolar silicided ESD device that has high resistivity regions within the collector of the parasitic NPN. The device has the structure of a N-MOS transistor and a substrate contact. The device preferably has silicide regions over the doped regions. The invention has two types of high resistivity regions: 1) isolation regions (e.g., oxide shallow trench isolation (STI)) and 2) undoped or lightly doped regions (e.g., channel regions). The channel regions can have gates thereover and the gates can be charged. Also, optionally a n−well (n minus well) can be formed under the collector. The high resistivity regions increase the collector resistivity thereby improving the performance of the parasitic bipolar ESD device.
    Type: Application
    Filed: May 13, 2003
    Publication date: October 30, 2003
    Applicant: Future Techno Designs Pte. Ltd.
    Inventors: David Hu, Jun Cai
  • Patent number: 6589833
    Abstract: A method and a structure for a parasitic bipolar silicided ESD device that has high resistivity regions within the collector of the parasitic NPN. The device has the structure of a N-MOS transistor and a substrate contact. The device preferably has silicide regions over the doped regions. The invention has two types of high resistivity regions: 1) isolation regions (e.g., oxide shallow trench isolation (STI)) and 2) undoped or lightly doped regions (e.g., channel regions). The channel regions can have gates thereover and the gates can be charged. Also, optionally a n−well (n minus well) can be formed under the collector. The high resistivity regions increase the collector resistivity thereby improving the performance of the parasitic bipolar ESD device.
    Type: Grant
    Filed: December 3, 2001
    Date of Patent: July 8, 2003
    Assignee: Nano Silicon Pte Ltd.
    Inventors: David Hu, Jun Cai
  • Publication number: 20030102487
    Abstract: An ESD device and method using parasitic bipolar transistors that are silicided. The first embodiment is a parasitic Bipolar Junction Transistor comprised of n+/n−/p−/n−/n+ regions. The emitter is formed of the second N+ region and the second N− well. The parasitic base is formed by the p− substrate or well. The collector is formed of the first well and the first n+ region. The benefit of the first embodiment is the trigger voltage is lower because the junction between the n− well (emitter) and P− substrate (base) and the junction between P− substrate (base) and the n-well have lower cross over concentrations. The second embodiment is similar to the first embodiment with the addition of the first gate. The first gate is preferably connected to the first n+ region and the Vpad. The third embodiment contains the same elements as the second embodiment with the addition of a third n+ region.
    Type: Application
    Filed: July 22, 2002
    Publication date: June 5, 2003
    Applicant: Nano Silicon Pte,Ltd.
    Inventors: David Hu, Jun Cai
  • Publication number: 20030102509
    Abstract: A method and a structure for a parasitic bipolar silicided ESD device that has high resistivity regions within the collector of the parasitic NPN. The device has the structure of a N-MOS transistor and a substrate contact. The device preferably has silicide regions over the doped regions. The invention has two types of high resistivity regions: 1) isolation regions (e.g., oxide shallow trench isolation (STI)) and 2) undoped or lightly doped regions (e.g., channel regions). The channel regions can have gates thereover and the gates can be charged. Also, optionally a n−well (n minus well) can be formed under the collector. The high resistivity regions increase the collector resistivity thereby improving the performance of the parasitic bipolar ESD device.
    Type: Application
    Filed: December 3, 2001
    Publication date: June 5, 2003
    Inventors: David Hu, Jun Cai
  • Patent number: 6507090
    Abstract: A method and a structure of for an Electro Static Discharge (ESD) device that is silicided. There are three preferred embodiments of the invention. The first embodiment has a N/P/N structure. The emitter, the collector and the substrate form a parasitic transistor and the substrate is connected to the p+ diffusion region. The emitter and the substrate act as a first diode D1 and the collector and the substrate act as a second diode D2. The second embodiment has a first N+ well between a second n+ (collector) region and a P+ base region. The Vt1 is controlled by the dopant profiles of the P+ base and the n− first well where they intersect. The third embodiment is similar to the second embodiment, but the n− well covers all of drain. A parasitic NPN bipolar transistor comprises: an emitter, a parasitic base and a drain. The emitter is formed by the first n+ region. The parasitic base is formed by the p-substrate.
    Type: Grant
    Filed: December 3, 2001
    Date of Patent: January 14, 2003
    Assignee: Nano Silicon Pte. Ltd.
    Inventors: David Hu, Jun Cai
  • Patent number: 6444510
    Abstract: An ESD device and method using parasitic bipolar transistors that are silicided. The first embodiment is a parasitic Bipolar Junction Transistor comprised of n+/n−/p−/n−/n+ regions. The emitter is formed of the second N+ region and the second N− well. The parasitic base is formed by the p− substrate or well. The collector is formed of the first well and the first n+ region. The benefit of the first embodiment is the trigger voltage is lower because the junction between the n− well (emitter) and P− substrate (base) and the junction between P− substrate (base) and the n− well have lower cross over concentrations. The second embodiment is similar to the first embodiment with the addition of the first gate. The first gate is preferably connected to the first n+ region and the Vpad. The third embodiment contains the same elements as the second embodiment with the addition of a third n+ region.
    Type: Grant
    Filed: December 3, 2001
    Date of Patent: September 3, 2002
    Assignee: Nano Silicon Pte. Ltd.
    Inventors: David Hu, Jun Cai
  • Patent number: 6184704
    Abstract: This invention describes an improved design of CMOS. digital input circuits. This improvement reduces the switching level uncertainty range and thus increases the noise margin, compensating for manufacturing process variations. This improvement is achieved by providing resistive compensation devices in series with the P-type and the N-type CMOS transistors in the first stage of a multistage digital input circuit. These resistive devices can be implemented by means of resistors or by means of MOSFET devices which provide the required resistive function. These compensation devices modify the input-output voltage transfer characteristics of the first stage so as to reduce the switching level variation at the input to the circuit. The resulting digital input circuit has a greater tolerance to input noise levels. The improvement provided by this invention is particularly important as integrated circuits design trend is to operate with lower supply voltages.
    Type: Grant
    Filed: February 8, 1999
    Date of Patent: February 6, 2001
    Assignee: Tritech Microelectronics
    Inventors: Hongwei Wang, Yu David Hu, Chan Chee Oei
  • Patent number: 5850016
    Abstract: The present invention provides methods for increasing the level of preselected amino acids in seeds of plants, thereby enhancing the nutritional value of the seeds, by genetic modification. The present invention is particularly useful in increasing the methionine, lysine, and/or cysteine content in seeds of plants. Also provided, are isolated endogenous DNA molecules which encode soybean albumins. The present invention also provides an antibody which is capable of specifically binding to soybean albumins. The present invention further provides methods for isolating and purifying 2S albumins.
    Type: Grant
    Filed: March 20, 1996
    Date of Patent: December 15, 1998
    Assignee: Pioneer Hi-Bred International, Inc.
    Inventors: Rudolf Jung, Craig Hastings, Sean Coughlan, David Hu