Patents by Inventor Desi Rhoden

Desi Rhoden has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5951689
    Abstract: A power control system for a microprocessor, having multiple parallel operated execution units, functions to disable some of the execution units to conserve power and/or reduce heat. The execution units are disabled by preventing the application of clock pulses to these execution units. This operation is effected by a power control unit which enables and disables gates coupled between a source of clock signals and the execution units.
    Type: Grant
    Filed: December 31, 1996
    Date of Patent: September 14, 1999
    Assignee: VLSI Technology, Inc.
    Inventors: David R. Evoy, Desi Rhoden
  • Patent number: 5659715
    Abstract: A low-cost, moderate performance small computer system is provided by allowing a single sharable block of memory to be independently accessible as graphics or main store memory. Allocation of the memory is selected programmably, eliminating the need to have the maximum memory size for each block simultaneously. Performance penalties are minimized by dynamically allocating the memory bandwidth on demand rather than through fixed time slices. A reallocatable memory subsystem enables transparent transfer of memory function of a lower-performance memory such as DRAM to occur in conjunction with a memory upgrade to a higher-performance memory such as VRAM, for example.
    Type: Grant
    Filed: May 8, 1996
    Date of Patent: August 19, 1997
    Assignee: VLSI Technology, Inc.
    Inventors: Shih-Ho Wu, William Desi Rhoden, Mike Nakahara
  • Patent number: 5642136
    Abstract: In a text mode of a display controller, for each character of the text, a plurality of multiple-byte words are stored in a memory buffer. Each multiple-byte word contains an ASCII character code for the character, font attribute information for the character and at least one font line for the character. For each character font line to be displayed on the monitor, a multiple byte word is read. The attribute information and a first character font line are extracted from the multiple byte word. The display controller then constructs a character scan line for the character based on the attribute information and the first character font line. The character scan line may then be displaying on the monitor.
    Type: Grant
    Filed: June 7, 1996
    Date of Patent: June 24, 1997
    Assignee: VLSI Technology, Inc.
    Inventors: Rajeev Jayavant, William Desi Rhoden
  • Patent number: 5572657
    Abstract: Graphics window systems which utilize graphics pipelines and graphics pipeline bypass buses. Hardware solutions for window relative rendering of graphics primitives, block moving of graphics primitives, transfer of large data blocks, and elimination of pipeline flushing are disclosed. The hardware implementations provided in accordance with the invention are interfaced along the pipeline bypass bus, thereby eliminating gross overhead processor time for the graphics pipeline and reducing pipeline latency. Methods and apparatus provided in accordance with the invention exhibit significant pipeline efficiency and reductions in time to render graphics primitives to the screen system.
    Type: Grant
    Filed: December 9, 1994
    Date of Patent: November 5, 1996
    Assignee: Hewlett-Packard Company
    Inventors: David Pinedo, Darel N. Emmot, Ronald D. Larson, Byron A. Alcorn, Desi Rhoden
  • Patent number: 5564009
    Abstract: Graphics window systems which utilize graphics pipelines and graphics pipeline bypass buses. Hardware solutions for window relative rendering of graphics primitives, block moving of graphics primitives, transfer of large data blocks, and elimination of pipeline flushing are disclosed. The hardware implementations provided in accordance with the invention are interfaced along the pipeline bypass bus, thereby eliminating gross overhead processor time for the graphics pipeline and reducing pipeline latency. Methods and apparatus provided in accordance with the invention exhibit significant pipeline efficiency and reductions in time to render graphics primitives to the screen system.
    Type: Grant
    Filed: June 2, 1995
    Date of Patent: October 8, 1996
    Assignee: Hewlett-Packard Company
    Inventors: David Pinedo, Darel N. Emmot, Ronald D. Larson, Byron A. Alcorn, Desi Rhoden
  • Patent number: 5457482
    Abstract: A method and apparatus for the storage and retrieval of pixel information, including first and second data portions, is shown to include first and second memory devices each having a random access memory and a shift register, wherein the random access memory includes an on screen section and an off screen section. Pixel information is retrieved from the random access memories in response to control signals and transferred to the shift registers. A controller controls the storage and retrieval of the first data portion in the on screen section of the first memory device, controls the storage and retrieval of the second data portion in the off screen section of the second memory device and generates the control signals so that the first and second data portions are outputted from the shift registers simultaneously.
    Type: Grant
    Filed: June 6, 1994
    Date of Patent: October 10, 1995
    Assignee: Hewlett Packard Company
    Inventors: Desi Rhoden, Darel N. Emmot
  • Patent number: 5448264
    Abstract: A method and apparatus for use in a computer graphics system for the storage and retrieval of pixel information is described. The computer graphics system includes a screen display. The method and apparatus are implemented in a frame buffer, wherein the frame buffer memory is divided into a first memory section for storage of the pixel information and second and third memory sections. A clipping member provides clipping information for use in the display of the pixel information in a first region of the display screen. The clipping information is stored in the second memory section. A display mode member provides display mode information for use in the display of the pixel information in a second region of the display screen. The display mode information is stored in the third memory section. The clipping information and the display information are stored in the frame buffer memory separate from one another. The frame buffer memory preferably includes an array of VRAM devices.
    Type: Grant
    Filed: June 14, 1993
    Date of Patent: September 5, 1995
    Assignee: Hewlett-Packard Company
    Inventors: David Pinedo, Byron Alcorn, Desi Rhoden
  • Patent number: 5420980
    Abstract: Graphics window systems which utilize graphics pipelines and graphics pipeline bypass buses. Hardware solutions for window relative rendering of graphics primitives, block moving of graphics primitives, transfer of large data blocks, and elimination of pipeline flushing are disclosed. The hardware implementations provided in accordance with the invention are interfaced along the pipeline bypass bus, thereby eliminating gross overhead processor time for the graphics pipeline and reducing pipeline latency. Methods and apparatus provided in accordance with the invention exhibit significant pipeline efficiency and reductions in time to render graphics primitives to the screen system.
    Type: Grant
    Filed: March 16, 1993
    Date of Patent: May 30, 1995
    Assignee: Hewlett-Packard Company
    Inventors: David Pinedo, Darel N. Emmot, Ronald D. Larson, Byron A. Alcorn, Desi Rhoden
  • Patent number: 5251296
    Abstract: Methods and apparatus for rendering graphics primitives to display devices in a computer graphics frame buffer system are disclosed. The methods provide an array of addressable video random access memory (VRAM) chips associated to form the graphics frame buffer. The VRAMs in the frame buffer are addressed with coordinate pixel locations on the display device corresponding to locations of the graphics primitives on the display device. The frame buffer is accessed with a graphics rendered according to arbitrarily shaped tiles containing pixels such that the pixels within the tiles have potentially different VRAM addresses.
    Type: Grant
    Filed: March 16, 1990
    Date of Patent: October 5, 1993
    Assignee: Hewlett-Packard Company
    Inventors: Desi Rhoden, Byron A. Alcorn, Darel N. Emmot, Ronald D. Larson
  • Patent number: 5233689
    Abstract: Methods and apparatus for maximizing column address coherency for serial and parallel port accesses to a dual port frame buffer. Performance of the serial port of the frame buffer is greatly improved by separating the page boundaries in the horizontal direction (i.e., scan line organized), while performance of the parallel port of the frame buffer is enhanced by organizing the page boundaries for rectangular areas of the display. Performance at both ports may be maximized at the same time by organizing the video random access memory (VRAM) into tiles and vertically barrel shifting the scan line data at a fixed interval across the video display. During operation, the serial port output looks like an entire row of data while it has actually output parts of N rows of data from two separate rows of memory chips which are changed at the fixed interval. This approach allows the parallel port to organize columns N times higher in the vertical direction.
    Type: Grant
    Filed: March 16, 1990
    Date of Patent: August 3, 1993
    Assignee: Hewlett-Packard Company
    Inventors: Desi Rhoden, Darel N. Emmot
  • Patent number: 5224210
    Abstract: Graphics window systems which utilize graphics pipelines and graphics pipeline bypass buses. Hardware solutions for window relative rendering of graphics primitives, block moving of graphics primitives, transfer of large data blocks, and elimination of pipeline flushing are disclosed. The hardware implementations provided in accordance with the invention are interfaced along the pipeline bypass bus, thereby eliminating gross overhead processor time for the graphics pipeline and reducing pipeline latency. Methods and apparatus provided in accordance with the invention exhibit significant pipeline efficiency and reductions in time to render graphics primitives to the screen system.
    Type: Grant
    Filed: June 18, 1992
    Date of Patent: June 29, 1993
    Assignee: Hewlett-Packard Company
    Inventors: David Pinedo, Darel N. Emmot, Ronald D. Larson, Byron A. Alcorn, Desi Rhoden