Patents by Inventor Eduardo M. Chumbes

Eduardo M. Chumbes has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20160149006
    Abstract: A field effect transistor structure having a semiconductor having a source region, a drain region, and a gate contact region disposed between the source region and the drain region; and a gate electrode having a stem section extending from a top section of the gate electrode to, and in Schottky contact with, the gate contact region. The stem section has an upper portion terminating at the top portion of the gate electrode and a bottom portion narrower than the upper portion, the bottom portion terminating at the gee contact region. The bottom portion of the stem has a step between the upper portion of the stem section and the bottom portion of the stem section in only one side of the stem section. The step of the stem section provides an asymmetric field plate for the fled effect transistor.
    Type: Application
    Filed: November 21, 2014
    Publication date: May 26, 2016
    Applicant: Raytheon Company
    Inventors: John P. Bettencourt, Eduardo M. Chumbes
  • Patent number: 9293379
    Abstract: A method for forming a structure on a surface of a semiconductor. The method includes: forming the material as a lower layer of the structure using a first deposition process to provide the lower layer with a first etch rate to a predetermined etchant; forming the upper layer of the structure with the material on the lower using a second deposition process to provide the upper layer with a second etch rate to the predetermined etchant higher than the first etch rate; and applying the predetermined etchant to upper layer to selectively remove the upper while leaving the lower layer.
    Type: Grant
    Filed: September 3, 2009
    Date of Patent: March 22, 2016
    Assignee: Raytheon Company
    Inventors: Eduardo M. Chumbes, William E. Hoke, Kelly P. Ip, Dale M. Shaw, Steven K. Brierley
  • Patent number: 9231064
    Abstract: A semiconductor structure having: a Group III-N channel layer, a Group III-N top-barrier polarization-generating layer forming a heterojunction with an upper surface of the channel layer; and a Group III-N back-barrier polarization-generating layer forming a heterojunction with a lower surface of the channel layer. The channel layer has disposed therein a predetermined n-type conductive dopant.
    Type: Grant
    Filed: August 12, 2014
    Date of Patent: January 5, 2016
    Assignee: Raytheon Company
    Inventors: Shahed Reza, Eduardo M. Chumbes, Thomas E. Kazior, Gerhard Sollner
  • Patent number: 8772786
    Abstract: A semiconductor structure having mesa structure comprising: a lower semiconductor layer; an upper semiconductor layer having a higher band gap than, and in direct contact with, the lower semiconductor layer to form a two-dimension electron gas (2DEG) region between the upper semiconductor layer. The 2DEG region has outer edges terminating at sidewalls of the mesa. An additional electron donor layer has a band gap higher than the band gap of the lower layer disposed on sidewall portions of the mesa structure and on the region of the 2DEG region terminating at sidewalls of the mesa. An ohmic contact material is disposed on the electron donor layer. In effect, a sideway HEMT is formed with the electron donor layer, the 2DEG region and the ohmic contact material increasing the concentration of electrons (i.e., lowering ohmic contact résistance) all along the contact between the lower semiconductor layer and the electron donor layer.
    Type: Grant
    Filed: July 13, 2012
    Date of Patent: July 8, 2014
    Assignee: Raytheon Company
    Inventors: Kamal Tabatabaie, William E. Hoke, Eduardo M. Chumbes, Kevin McCarthy
  • Publication number: 20140014966
    Abstract: A semiconductor structure having mesa structure comprising: a lower semiconductor layer; an upper semiconductor layer having a higher band gap than, and in direct contact with, the lower semiconductor layer to form a two-dimension electron gas (2DEG) region between the upper semiconductor layer. The 2DEG region has outer edges terminating at sidewalls of the mesa. An additional electron donor layer has a band gap higher than the band gap of the lower layer disposed on sidewall portions of the mesa structure and on the region of the 2DEG region terminating at sidewalls of the mesa. An ohmic contact material is disposed on the electron donor layer. In effect, a sideway HEMT is formed with the electron donor layer, the 2DEG region and the ohmic contact material increasing the concentration of electrons (i.e., lowering ohmic contact resistance) all along the contact between the lower semiconductor layer and the electron donor layer.
    Type: Application
    Filed: July 13, 2012
    Publication date: January 16, 2014
    Applicant: Raytheon Company
    Inventors: Kamal Tabatabaie, William E. Hoke, Eduardo M. Chumbes, Kevin McCarthy
  • Publication number: 20110049581
    Abstract: A method for forming a structure on a surface of a semiconductor. The method includes: forming the material as a lower layer of the structure using a first deposition process to provide the lower layer with a first etch rate to a predetermined etchant; forming the upper layer of the structure with the material on the lower using a second deposition process to provide the upper layer with a second etch rate to the predetermined etchant higher than the first etch rate; and applying the predetermined etchant to upper layer to selectively remove the upper while leaving the lower layer.
    Type: Application
    Filed: September 3, 2009
    Publication date: March 3, 2011
    Applicant: Raytheon Company
    Inventors: Eduardo M. Chumbes, William E. Hoke, Kelly P. Ip, Dale M. Shaw, Steven K. Brierley
  • Publication number: 20080258135
    Abstract: A semiconductor structure having: a channel layer having a conductive channel therein; a pair of polarization generating layers; a spacer layer disposed between the pair of polarization generating layers. The polarization generating layers create polarization fields along a common, predetermined direction. Each one of the pair of polarizations layers may be InGaN; InAlGaN; or quaternary InxAlyGa1-x-yN and x is greater than or equal to y/2. The polarization generating layers create polarization fields along a common, predetermined direction constructively increasing the total polarization fields experienced by the channel layer to increase confinement of carriers in the conductive channel.
    Type: Application
    Filed: April 19, 2007
    Publication date: October 23, 2008
    Inventors: William E. Hoke, Eduardo M. Chumbes