Patents by Inventor Fuqiang Shi

Fuqiang Shi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100164455
    Abstract: Adaptive multi-mode digital control schemes that improve the light-load efficiency (and thus the overall average efficiency) in switch-mode power converters without causing performance issues such as audible noises or excessive voltage ripples. Embodiments include a switch-mode power converter that reduces current in the power converter using a second pulse-width-modulation (PWM) mode before reaching switching frequencies that generate audible noises. As the load across the output of the power converter is reduced, the power converter transitions from a first PWM mode in high load conditions to a first pulse-frequency-modulation (PFM) mode, then to a second PWM mode, and finally to a second PFM mode. During the second PFM mode, the switching frequency is dropped to audible frequency levels. Current in the power converter, however, is reduced in the second PWM mode before transitioning to the second PFM mode.
    Type: Application
    Filed: October 29, 2009
    Publication date: July 1, 2010
    Applicant: IWATT INC.
    Inventors: Yong Li, Carrie Seim, Junjie Zheng, John W. Kesterson, Liang Yan, Clarita Poon, Fuqiang Shi
  • Publication number: 20090262877
    Abstract: A novel and useful apparatus for and method of spur reduction using computation spreading with dithering in a digital phase locked loop (DPLL) architecture. A software based PLL incorporates a reconfigurable calculation unit (RCU) that is optimized and programmed to sequentially perform all the atomic operations of a PLL or any other desired task in a time sharing manner. An application specific instruction-set processor (ASIP) incorporating the RCU is adapted to spread the computation of the atomic operations out over a PLL reference clock period wherein each computation is performed at a much higher processor clock frequency than the PLL reference clock rate. This significantly reduces the per cycle current transient generated by the computations. The frequency content of the current transients is at the higher processor clock frequency which results in a significant reduction in spurs within sensitive portions of the output spectrum.
    Type: Application
    Filed: April 17, 2008
    Publication date: October 22, 2009
    Inventors: Fuqiang Shi, Roman Staszewski, Robert B. Staszewski
  • Publication number: 20090070568
    Abstract: A novel and useful apparatus for and method of software based phase locked loop (PLL). The software based PLL incorporates a reconfigurable calculation unit (RCU) that is optimized and programmed to sequentially perform all the atomic operations of a PLL or any other desired task in a time sharing manner. An application specific instruction-set processor (ASIP) incorporating the RCU includes an instruction set whose instructions are optimized to perform the atomic operations of a PLL. A multi-stage data stream based processor incorporates a parallel/pipelined architecture optimized to perform data stream processing efficiently. The multi-stage parallel/pipelined processor provides significantly higher processing speeds by combining multiple RCUs wherein input data samples are input in parallel to all RCUs while computation results from one RCU are used by adjacent downstream RCUs. A register file provides storage for historical values while local storage in each RCU provides storage for temporary results.
    Type: Application
    Filed: December 3, 2007
    Publication date: March 12, 2009
    Inventors: Fuqiang Shi, Roman Staszewski, Robert B. Staszewski
  • Patent number: 7408999
    Abstract: The present invention provides a method and apparatus for a new interleaver adaptation scheme that achieves “error free” and zero delay (interleaving—triangular) or near zero delay variation (interleaving—GCI), and with easier implementation but no additional memory required. The dummy insertion methods and systems embodiments of the invention provide an effective dummy byte insertion scheme for applications that require seamless on-line rate changes, e.g., SRA (seamless rate adaptation), DRR (dynamic rate repartitioning) and adaptive INP (impulse noise protection).
    Type: Grant
    Filed: December 9, 2005
    Date of Patent: August 5, 2008
    Assignee: Conexant Systems, Inc.
    Inventors: Tao Xue, Fuqiang Shi, Massimo Sorbara, Ho-ming Lin
  • Publication number: 20080072025
    Abstract: A novel and useful apparatus for and method of software based phase locked loop (PLL). The software based PLL incorporates a reconfigurable calculation unit (RCU) that is optimized and programmed to sequentially perform all the atomic operations of a PLL or any other desired task in a time sharing manner. An application specific instruction-set processor (ASIP) incorporating the RCU includes an instruction set whose instructions are optimized to perform the atomic operations of a PLL. The RCU is clocked at a fast enough processor clock rate to insure that all PLL atomic operations are performed within a single PLL reference clock cycle.
    Type: Application
    Filed: September 11, 2007
    Publication date: March 20, 2008
    Inventors: Roman Staszewski, Robert B. Staszewski, Fuqiang Shi
  • Publication number: 20080069286
    Abstract: A novel and useful apparatus for and method of spur reduction using computation spreading in a digital phase locked loop (DPLL) architecture. A software based PLL incorporates a reconfigurable calculation unit (RCU) that is optimized and programmed to sequentially perform all the atomic operations of a PLL or any other desired task in a time sharing manner. An application specific instruction-set processor (ASIP) incorporating the RCU is adapted to spread the computation of the atomic operations out over and completed within an entire PLL reference clock period. Each computation being performed at a much higher processor clock frequency than the PLL reference clock rate. This functions to significantly reduce the per cycle current transient generated by the computations. Further, the frequency content of the current transients is at the higher processor clock frequency. This results in a significant reduction in spurs within sensitive portions of the output spectrum.
    Type: Application
    Filed: September 11, 2007
    Publication date: March 20, 2008
    Inventors: Roman Staszewski, Robert B. Staszewski, Fuqiang Shi
  • Publication number: 20060153311
    Abstract: The present invention provides a method and apparatus for a new interleaver adaptation scheme that achieves “error free” and zero delay (interleaving—triangular) or near zero delay variation (interleaving—GCI), and with easier implementation but no additional memory required. The dummy insertion methods and systems embodiments of the invention provide an effective dummy byte insertion scheme for applications that require seamless on-line rate changes, e.g., SRA (seamless rate adaptation), DRR (dynamic rate repartitioning) and adaptive NP (impulse noise protection).
    Type: Application
    Filed: December 9, 2005
    Publication date: July 13, 2006
    Inventors: Tao Xue, Fuqiang Shi, Massimo Sorbara, Ho-Ming Lin