Patents by Inventor Gijung Ahn

Gijung Ahn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7088398
    Abstract: A communication system including a transmitter, a receiver, and a serial link, in which encoded data (e.g., video, audio, and optionally also other auxiliary data) are transmitted from the transmitter to the receiver. The serial link can but need not be a TMDS or TMDS-like link. In typical embodiments, packets of encoded audio data are transmitted over each of one or more channels of the link during data islands between bursts of encoded video data, a pixel clock is transmitted over the link, and the receiver regenerates a clock for the audio data using time code data in the packets and the pixel clock. Other aspects of the invention are transmitters for transmitting encoded data and a pixel clock over a serial link, receivers for receiving such data and pixel clock and performing audio clock regeneration, and methods for transmitting encoded data and a pixel clock over a serial link and performing clock regeneration using the transmitted data and pixel clock.
    Type: Grant
    Filed: June 14, 2002
    Date of Patent: August 8, 2006
    Assignee: Silicon Image, Inc.
    Inventors: Paul Daniel Wolf, Adrian Sfarti, John D. Banks, Stephen J. Keating, Duane Siemens, Eric Lee, Albert M. Scalise, Gijung Ahn, Seung Ho Hwang, Keewook Jung
  • Publication number: 20050182876
    Abstract: A cable including circuitry for asserting information to a user or external device and a system including such a cable. The cable can include conductors, a memory storing cable data, and circuitry configured to respond to a request received on at least one of the conductors by accessing at least some of the cable data and asserting the accessed data serially to at least one of the conductors (e.g., for transmission to an external device). Other aspects of the invention are methods for accessing cable data stored in a cable and optionally using the data (e.g., to implement equalization). The cable data can be indicative of all or some of cable type, grade, speed, length, and impedance, a date code, a frequency-dependent attenuation table, far-end crosstalk and EMI-related coefficients, common mode radiation, intra pair skew, and other information.
    Type: Application
    Filed: February 18, 2004
    Publication date: August 18, 2005
    Inventors: Ook Kim, Eric Lee, Gyudong Kim, Zeehoon Jang, Baegin Sung, Nam Kim, Gijung Ahn, Seung Hwang
  • Patent number: 6914637
    Abstract: A communication system including a transmitter, a receiver, and a serial link, in which encoded data (e.g., video, audio, and optionally also other auxiliary data) are transmitted from the transmitter to the receiver. The serial link can but need not be a TMDS or TMDS-like link. In typical embodiments, packets of encoded audio data are transmitted over each of one or more channels of the link during data islands between bursts of encoded video data. Other aspects of the invention are transmitters for use in encoding data for transmission over a serial link, receivers for receiving such data, and methods for sending encoded data over a serial link.
    Type: Grant
    Filed: July 10, 2002
    Date of Patent: July 5, 2005
    Assignee: Silicon Image, Inc.
    Inventors: Paul Daniel Wolf, John D. Banks, Stephen J. Keating, Duane Siemens, Eric Lee, Albert M. Scalise, Gijung Ahn, Seung Ho Hwang, Keewook Jung, James D. Lyle, Michael Anthony Schumacher, Vladimir Grekhov
  • Patent number: 6888417
    Abstract: A folded starved inverter differential output apparatus for use in a voltage controlled oscillator includes a first polarity of two transistors that are cross-coupled and a second polarity of four transistors. Also included are two inverter gates and a supply regulator.
    Type: Grant
    Filed: July 3, 2003
    Date of Patent: May 3, 2005
    Assignee: Silicon Image, Inc.
    Inventors: Yongsam Moon, Gijung Ahn, Deog-Kyoon Jeong
  • Patent number: 6876240
    Abstract: A delay locked loop apparatus includes a first delay element to receive a reference signal, to delay the reference signal by a delay time, and to output a first delayed signal. A second delay element is used to receive the first delayed signal, to delay the first signal delayed signal by the delay time, and to output a second delayed signal. Also included is a harmonic lock prevention circuit to receive the reference signal, the first delayed signal, and the second delayed signal, and to adjust the delay time so that a period of each delayed signal is within a predetermined range.
    Type: Grant
    Filed: November 25, 2003
    Date of Patent: April 5, 2005
    Assignee: Silicon Image, Inc.
    Inventors: Yongsam Moon, Gijung Ahn, Deog-Kyoon Jeong
  • Patent number: 6859107
    Abstract: A frequency comparator apparatus used with a reference clock, a voltage controlled oscillator circuit and a phase locked loop circuit includes a reference loop circuit wherein the reference loop circuit is activated when the frequency difference between the reference clock and the voltage controlled oscillator circuit is greater than about a first threshold. Also included is a data loop circuit wherein the data loop circuit is activated when the frequency difference between the reference clock and the voltage controlled oscillator circuit is less than about a second threshold.
    Type: Grant
    Filed: January 30, 2003
    Date of Patent: February 22, 2005
    Assignee: Silicon Image, Inc.
    Inventors: Yongsam Moon, Gijung Ahn, Deog-Kyoon Jeong
  • Publication number: 20040210790
    Abstract: For generation of the multiphase clocks for a serializer, a wide-range multiphase delay-locked loop (DLL) is used in the transmitter to avoid the detrimental characteristics of a phase-locked loop (PLL), such as jitter peaking and accumulated phase error. A tracked 3× oversampling technique with dead-zone phase detection is incorporated in the receiver for robust clock/data recovery in the presence of excessive jitter and inter-symbol interference (ISI). Due to the dead-zone phase detection, phase adjustment is performed only on the tail portions of the transition histogram in the received data eye, thereby exhibiting wide pumping-current range, large jitter tolerance, and small phase error. A voltage-controlled oscillator (VCO), based on a folded starved inverter, shows about 50% less jitter than one with replica bias. The transceiver, implemented in 0.25 &mgr;m CMOS technology, operates at 2.5 GBaud over a 10-m 150-&OHgr; STP cable and at 1.
    Type: Application
    Filed: November 25, 2002
    Publication date: October 21, 2004
    Inventors: Yongsam Moon, Deog-Kyoon Jeong, Gijung Ahn
  • Publication number: 20040120353
    Abstract: A method for multiplexing control signals for disk drives includes developing parallel control signals and developing serial control signals. At least one of the parallel control signals and the serial control signals are coupled to at least one of a parallel hard disk drive and a serial hard disk drive by a common control bus.
    Type: Application
    Filed: September 8, 2003
    Publication date: June 24, 2004
    Inventors: Ook Kim, Sungjoon Kim, Robert Norman, Chi Wai Ho, Frank Lee, Dongyun Lee, Gijung Ahn, Seung-Ho Hwang
  • Publication number: 20040104778
    Abstract: A delay locked loop apparatus includes a first delay element to receive a reference signal, to delay the reference signal by a delay time, and to output a first delayed signal. A second delay element is used to receive the first delayed signal, to delay the first signal delayed signal by the delay time, and to output a second delayed signal. Also included is a harmonic lock prevention circuit to receive the reference signal, the first delayed signal, and the second delayed signal, and to adjust the delay time so that a period of each delayed signal is within a predetermined range.
    Type: Application
    Filed: November 25, 2003
    Publication date: June 3, 2004
    Inventors: Yongsam Moon, Gijung Ahn, Deog-Kyoon Jeong
  • Publication number: 20040051597
    Abstract: A folded starved inverter differential output apparatus for use in a voltage controlled oscillator includes a first polarity of two transistors that are cross-coupled and a second polarity of four transistors. Also included are two inverter gates and a supply regulator.
    Type: Application
    Filed: July 3, 2003
    Publication date: March 18, 2004
    Inventors: Yongsam Moon, Gijung Ahn, Deog-Kyoon Jeong
  • Publication number: 20040005021
    Abstract: A method of receiving data, in accordance with an embodiment of the present invention, includes the acts of generating a data sampling clock signal and comparing a received clock signal to the data sampling clock signal. The data sampling clock signalis used to sample a data signal into sampled data representing a first zone, a second zone, and a third zone of the data signal. It is then determined which zone of the sampled data has a transition of the data signal and indicating a direction of change for the data sampling clock signal if the first zone or the third zone has the transition.
    Type: Application
    Filed: July 3, 2003
    Publication date: January 8, 2004
    Inventors: Yongsam Moon, Gijung Ahn, Deog-Kyoon Jeong
  • Patent number: 6587525
    Abstract: A system for transmission and recovery of original digital data includes an encoder, a transmitter, a receiver, a decoder, and an analog phase locked loop. The analog phase locked loop supplies a sender's clock to the transmitter and a receiver's clock to the receiver, where the sender's clock frequency is a first integer multiple of the system clock frequency, and the receiver's clock frequency is a second integer multiple of the sender's clock frequency within 0.1% tolerance. In a normal flow situation, data frames are output by the receiver in alternate cycles of the system clock. In an overflow situation, data frames are output by the receiver in consecutive cycles of the system clock. In an underflow situation, data frames are not output by the receiver in consecutive cycles of the system clock.
    Type: Grant
    Filed: March 21, 2001
    Date of Patent: July 1, 2003
    Assignee: Silicon Image, Inc.
    Inventors: Deog-Kyoon Jeong, Gijung Ahn
  • Patent number: 6560290
    Abstract: New very high-speed CMOS techniques are used to achieve a CMOS driver operating at gigabaud speeds. Such a driver may be manufactured more easily than drivers that use GaAs or bipolar techniques and further may be easily integrated with other CMOS circuits. A communication system utilizing the gigabaud CMOS driver may additionally include a receiver with on-chip termination to significantly reduce distortion in the presence of parasitic capacitance in inductance in comparison to a receiver with external termination. Furthermore, the communication system may include a phase tracker and a frame aligner. The phase tracker continously monitors the most frequent transition edges in the oversampled data so that the phase of the receiver clock keeps track of the sender clock. The frame aligner comprises a comma detector which enables instant synchronization of data words with a single comma character within a serial data stream.
    Type: Grant
    Filed: January 20, 1999
    Date of Patent: May 6, 2003
    Assignee: Silicon Image, Inc.
    Inventors: Gijung Ahn, Deog-Kyoon Jeong, Gyudong Kim
  • Publication number: 20020064247
    Abstract: New very high-speed CMOS techniques are used to achieve a CMOS driver operating at gigabaud speeds. Such a driver may be manufactured more easily than drivers that use GaAs or bipolar techniques and further may be easily integrated with other CMOS circuits. A communication system utilizing the gigabaud CMOS driver may additionally include a receiver with on-chip termination to significantly reduce distortion in the presence of parasitic capacitance in inductance in comparison to a receiver with external termination. Furthermore, the communication system may include a phase tracker and a frame aligner. The phase tracker continously monitors the most frequent transition edges in the oversampled data so that the phase of the receiver clock keeps track of the sender clock. The frame aligner comprises a comma detector which enables instant synchronization of data words with a single comma character within a serial data stream.
    Type: Application
    Filed: January 20, 1999
    Publication date: May 30, 2002
    Inventors: GIJUNG AHN, DEOG-KYOON JEONG, KIM GYUDONG
  • Publication number: 20010009571
    Abstract: A system for transmission and recovery of original digital data includes an encoder, a transmitter, a receiver, a decoder, and an analog phase locked loop. The analog phase locked loop supplies a sender's clock to the transmitter and a receiver's clock to the receiver, where the sender's clock frequency is a first integer multiple of the system clock frequency, and the receiver's clock frequency is a second integer multiple of the sender's clock frequency within 0.1% tolerance. In a normal flow situation, data frames are output by the receiver in alternate cycles of the system clock. In an overflow situation, data frames are output by the receiver in consecutive cycles of the system clock. In an underflow situation, data frames are not output by the receiver in consecutive cycles of the system clock.
    Type: Application
    Filed: March 21, 2001
    Publication date: July 26, 2001
    Inventors: Deog-Kyoon Jeong, Gijung Ahn
  • Patent number: 6229859
    Abstract: A system for transmission and recovery of original digital data includes an encoder, a transmitter, a receiver, a decoder, and an analog phase locked loop. The analog phase locked loop supplies a sender's clock to the transmitter and a receiver's clock to the receiver, where the sender's clock frequency is a first integer multiple of the system clock frequency, and the receiver's clock frequency is a second integer multiple of the sender's clock frequency within 0.1% tolerance. In a normal flow situation, data frames are output by the receiver in alternate cycles of the system clock. In an overflow situation, data frames are output by the receiver in consecutive cycles of the system clock. In an underflow situation, data frames are not output by the receiver in consecutive cycles of the system clock.
    Type: Grant
    Filed: September 4, 1998
    Date of Patent: May 8, 2001
    Assignee: Silicon Image, Inc.
    Inventors: Deog-Kyoon Jeong, Gijung Ahn