Patents by Inventor Helmut Puchner

Helmut Puchner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9842629
    Abstract: A memory including current-limiting devices and methods of operating the same to prevent a spread of soft errors along rows in an array of memory cells in the memory are provided. In one embodiment, the method begins with providing a memory comprising an array of a plurality of memory cells arranged in rows and columns, wherein each of the columns is coupled to a supply voltage through one of a plurality of current-limiting devices, Next, each of the plurality of current-limiting devices are configured to limit current through each of the columns so that current through a memory cell in a row of the column due to a soft error rate event does not result in a lateral spread of soft errors to memory cells in the row in an adjacent column. Other embodiments are also provided.
    Type: Grant
    Filed: March 29, 2014
    Date of Patent: December 12, 2017
    Assignee: Cypress Semiconductor Corporation
    Inventors: Ravindra M Kapre, Shahin Sharifzadeh, Helmut Puchner, Nayan Patel
  • Patent number: 9570152
    Abstract: A memory cell includes a storage element coupled to a first data node and a second data node, a first programmable nonvolatile element and a second programmable nonvolatile element, a first switch element and a second switch element. The first switch element is configured to couple the first programmable nonvolatile element to the first data node during a first read mode of the memory cell. The second switch element is configured to couple the second programmable nonvolatile element to the second data node during the first read mode.
    Type: Grant
    Filed: October 13, 2014
    Date of Patent: February 14, 2017
    Assignee: Cypress Semiconductor Corporation
    Inventors: Suhail Zain, Walt Anderson, Helmut Puchner, David W. Still
  • Patent number: 9553175
    Abstract: A method includes forming a first oxide layer. The method further includes etching a portion of the first oxide layer using a first decoupled plasma nitridation process. The method includes forming, subsequent to the etching, a charge-trapping layer on the first oxide layer.
    Type: Grant
    Filed: August 11, 2015
    Date of Patent: January 24, 2017
    Assignee: CYPRESS SEMICONDUCTOR CORPORATION
    Inventors: Helmut Puchner, Igor Polishchuk, Sagy Charel Levy
  • Publication number: 20160104789
    Abstract: A method includes forming a first oxide layer. The method further includes etching a portion of the first oxide layer using a first decoupled plasma nitridation process. The method includes forming. subsequent to the etching, a charge-trapping layer on the first oxide layer.
    Type: Application
    Filed: August 11, 2015
    Publication date: April 14, 2016
    Inventors: Helmut Puchner, Igor Polishchuk, Sagy Charel Levy
  • Patent number: 9304953
    Abstract: A device can include an interface circuit configured to translate memory access requests at a controller interface of the interface circuit into signals at a memory device interface of the interface circuit that is different from the controller interface, the interface circuit including a write buffer memory configured to store a predetermined number of data values received at a write input of the controller interface, and a read buffer memory configured to mirror a predetermined number of data values stored in the write buffer memory; wherein the memory device interface comprises an address output configured to transmit address values, a write data output configured to transmit write data on rising and falling edges of a periodic signal, and a read data input configured to receive read data at the same rate as the write data.
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: April 5, 2016
    Assignee: Cypress Semiconductor Corporation
    Inventors: Suhail Zain, Helmut Puchner, Walt Anderson, Karthik Navalpakam
  • Patent number: 9105740
    Abstract: A method for fabricating a nonvolatile charge trap memory device is described. The method includes forming a first oxide layer on a surface of a substrate. The first oxide layer is exposed to a first decoupled plasma nitridation process having a first bias. Subsequently, a charge-trapping layer is formed on the first oxide layer. The charge-trapping layer is exposed to an oxidation process and then to a second decoupled plasma nitridation process having a second, different, bias.
    Type: Grant
    Filed: December 12, 2013
    Date of Patent: August 11, 2015
    Assignee: Cypress Semiconductor Corporation
    Inventors: Helmut Puchner, Igor Polishchuk, Sagy Charel Levy
  • Patent number: 8861271
    Abstract: A device can include a plurality of memory cells, each memory cell including at least one latch circuit coupled between two data nodes, a first nonvolatile section coupled to a first data node, and a second nonvolatile section coupled to a second data node; and each nonvolatile section including at least one switch element in series with a programmable nonvolatile element, the switch element configured to couple the nonvolatile element to the corresponding data node during a high reliability read operation of the memory cell.
    Type: Grant
    Filed: June 28, 2012
    Date of Patent: October 14, 2014
    Assignee: Cypress Semiconductor Corporation
    Inventors: Suhail Zain, Helmut Puchner, Walt Anderson, David Still
  • Patent number: 8841727
    Abstract: A circuit with electrostatic discharge protection is described. In one case, the circuit includes trigger device configured to protect a component connected to a node of the circuit during an electrostatic discharge event, the trigger device includes an isolation structure interposed between a gate oxide layer and an extended drain region. A portion of the extended drain region proximate the isolation structure is substantially metal-free.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: September 23, 2014
    Assignee: Cypress Semiconductor Corporation
    Inventors: Andrew Walker, Helmut Puchner, Sai Dhanraj, Kevin Jang
  • Publication number: 20140211547
    Abstract: A memory including current-limiting devices and methods of operating the same to prevent a spread of soft errors along rows in an array of memory cells in the memory are provided. In one embodiment, the method begins with providing a memory comprising an array of a plurality of memory cells arranged in rows and columns, wherein each of the columns is coupled to a supply voltage through one of a plurality of current-limiting devices, Next, each of the plurality of current-limiting devices are configured to limit current through each of the columns so that current through a memory cell in a row of the column due to a soft error rate event does not result in a lateral spread of soft errors to memory cells in the row in an adjacent column. Other embodiments are also provided.
    Type: Application
    Filed: March 29, 2014
    Publication date: July 31, 2014
    Applicant: CYPRESS SEMICONDUCTOR CORPORATION
    Inventors: Ravindra M Kapre, Shahin Sharifzadeh, Helmut Puchner, Nayan Patel
  • Publication number: 20140103418
    Abstract: A method for fabricating a nonvolatile charge trap memory device is described. The method includes forming a first oxide layer on a surface of a substrate. The first oxide layer is exposed to a first decoupled plasma nitridation process having a first bias. Subsequently, a charge-trapping layer is formed on the first oxide layer. The charge-trapping layer is exposed to an oxidation process and then to a second decoupled plasma nitridation process having a second, different, bias.
    Type: Application
    Filed: December 12, 2013
    Publication date: April 17, 2014
    Applicant: Cypress Semiconductor Corporation
    Inventors: Helmut PUCHNER, Igor POLISHCHUK, Sagy LEVY
  • Publication number: 20140006730
    Abstract: A device can include a controller interface having at least one controller data output configured to output read data, and at least one controller data input configured to receive write data; and a memory device interface having a write data output configured to transmit the write data on rising and falling edges of a periodic signal, and a read data input configured to receive the read data at a same transmission rate as the write data.
    Type: Application
    Filed: June 29, 2012
    Publication date: January 2, 2014
    Applicant: CYPRESS SEMICONDUCTOR CORPORATION
    Inventors: Suhail Zain, Helmut Puchner, Walt Anderson, Karthik Navalpakam
  • Patent number: 8283727
    Abstract: A circuit with electrostatic discharge protection is described. In one case, the circuit includes trigger device configured to protect a component connected to a node of the circuit during an electrostatic discharge event, the trigger device includes an isolation structure interposed between a gate oxide layer and an extended drain region. A portion of the extended drain region proximate the isolation structure is substantially metal-free.
    Type: Grant
    Filed: December 11, 2009
    Date of Patent: October 9, 2012
    Assignee: Cypress Semiconductor Corporation
    Inventors: Andrew Walker, Helmut Puchner, Sai Dhanraj, Kevin Jang
  • Patent number: 8278684
    Abstract: A voltage protection device and method is provided to prevent accidental triggering of an silicon-controlled rectifier (SCR) unless the electrostatic discharge (ESD) is at a predefined threshold above the normal power supply operating voltage or below the ground supply operating voltage. The holding voltage upon the SCR is maintained above the threshold voltage to prevent accidental triggering. The present SCR avoids use of an additional field effect transistor (FET), and avoids relying upon the breakdown of the drain terminal of the FET, but instead programs the amount of holding voltage needed above the power supply voltage using mask-programmability, fuses, or other means for maintaining the holding voltage to a desired range above the power supply voltage. The programmed holding voltage is implemented using a barrier region between the PNP and the NPN of the PNPN junctions of the SCR.
    Type: Grant
    Filed: December 12, 2007
    Date of Patent: October 2, 2012
    Assignee: Cypress Semiconductor Corporation
    Inventors: Andrew J. Walker, Helmut Puchner
  • Patent number: 8163660
    Abstract: A method for fabricating a nonvolatile charge trap memory device is described. The method includes forming a first oxide layer on a surface of a substrate. The first oxide layer is exposed to a first decoupled plasma nitridation process having a first bias. Subsequently, a charge-trapping layer is formed on the first oxide layer. The charge-trapping layer is exposed to an oxidation process and then to a second decoupled plasma nitridation process having a second, different, bias.
    Type: Grant
    Filed: March 27, 2009
    Date of Patent: April 24, 2012
    Assignee: Cypress Semiconductor Corporation
    Inventors: Helmut Puchner, Igor Polishchuk, Sagy Levy
  • Patent number: 8143673
    Abstract: A circuit with electrostatic discharge protection is described. The circuit includes an output driver transistor with an extended drain contact region. The circuit also includes a distinct device configured to provide electrostatic discharge protection for the output driver transistor. The distinct device includes an electrostatic discharge protection transistor with an extended drain region.
    Type: Grant
    Filed: May 4, 2009
    Date of Patent: March 27, 2012
    Assignee: Cypress Semiconductor Corporation
    Inventors: Andrew Walker, Helmut Puchner, Kevin Jang
  • Patent number: 8129788
    Abstract: A protection circuit and method are provided for protecting semiconductor devices from electrostatic discharge (ESD). Generally, the ESD protection circuit includes a silicon controlled rectifier (SCR) formed in a substrate and configured to transfer charge from a protected node to a negative power supply, VSS, during an ESD event, and a trigger device to activate transfer of charge by the SCR when a voltage on the protected node reaches a predetermined trigger voltage. The trigger device includes a gated-diode and MOS capacitor formed in a well formed in the substrate, the trigger device configured to inject electrons into the well during charging of the MOS capacitor, forward biasing a node of the SCR, hence allowing fast triggering of the SCR device. The trigger voltage can be set independent of a holding voltage by adjusting the length of the well and area of the capacitor. Other embodiments are also disclosed.
    Type: Grant
    Filed: January 22, 2007
    Date of Patent: March 6, 2012
    Assignee: Cypress Semiconductor Corporation
    Inventors: Andrew Walker, Helmut Puchner
  • Patent number: 8063655
    Abstract: A regulated circuit having a number of metal-oxide-semiconductor field effect transistors (MOS FETs) and a method for using the same are provided to reduce Negative Bias Temperature Instability degradation of the MOS FETs on the circuit. In one embodiment, the method involves steps of: (i) detecting degradation in performance of at least one of the MOS FETs causing a shift in threshold voltage (VT) of the MOS FET; and (ii) if the shift in VT exceeds a predetermined value, forward biasing the MOS FETs, thereby reducing or reversing the shift in VT. Optionally, the method includes an initial step of determining if the circuit is in a non-dynamic operating mode before forward biasing the MOS FETs. Other embodiments are also disclosed.
    Type: Grant
    Filed: July 10, 2006
    Date of Patent: November 22, 2011
    Assignee: Cypress Semiconductor Corporation
    Inventors: Helmut Puchner, Oliver Pohland
  • Patent number: 7936023
    Abstract: A diode, includes a semiconductor substrate, a first region doped with a first dopant type in the substrate, a second region doped with a second dopant type in the substrate, a first well of the first dopant type in the substrate and surrounding the first region and the second region, and a second well of the second dopant type in the substrate connecting the first region and the second region. The first dopant type is opposite the second dopant type.
    Type: Grant
    Filed: September 25, 2007
    Date of Patent: May 3, 2011
    Assignee: Cypress Semiconductor Corporation
    Inventors: Jaejune Jang, Bill Phan, Helmut Puchner
  • Patent number: 7859899
    Abstract: Non-volatile (NV) semiconductor memories and methods of operating the same to reduce or eliminate a need for an external capacitance are provided. In one embodiment, the memory includes a memory cell comprising a random access memory (RAM) portion and a NV memory portion, and the method comprises steps of: (i) initially erasing the NV memory portion; and (ii) on detecting a drop in power supplied to the memory, programming the NV memory portion with data from the RAM portion while powering the memory from a capacitor. On restoration of power data is recalled from the NV memory portion into the RAM portion, and the NV memory portion erased. Preferably, the capacitor is integrally formed on a single substrate with the NV memory portion and RAM portion. More preferably, the capacitor comprises intrinsic capacitance between elements of the memory formed on the substrate. Other embodiments are also disclosed.
    Type: Grant
    Filed: March 28, 2008
    Date of Patent: December 28, 2010
    Assignee: Cypress Semiconductor Corporation
    Inventors: Kaveh Shakeri, Kavin Jaejune Jang, Helmut Puchner
  • Patent number: 7838937
    Abstract: Circuits including a laterally diffused output driver transistor and a distinct device configured to provide electrostatic discharge (ESD) protection for the laterally diffused output driver transistor are presented. In general, the device configured to provide ESD protection includes a drain extended metal oxide semiconductor transistor (DEMOS) transistor configured to breakdown at a lower voltage than a breakdown voltage of the laterally diffused output driver transistor. The laterally diffused output driver transistor may be a pull-down or a pull-up output driver transistor. The device also includes a silicon controlled rectifier (SCR) configured to inject charge within a semiconductor layer of the circuit upon breakdown of the DEMOS transistor. Moreover, the device includes a region configured to collect the charge injected from the SCR and further includes an ohmic contact region configured to at least partially affect the holding voltage of the SCR.
    Type: Grant
    Filed: September 23, 2005
    Date of Patent: November 23, 2010
    Assignee: Cypress Semiconductor Corporation
    Inventors: Andrew J. Walker, Helmut Puchner, Harold M. Kutz, James H. Shutt