Patents by Inventor Hidenobu Nagashima

Hidenobu Nagashima has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120244696
    Abstract: A method of manufacturing a semiconductor device is disclosed. The method includes forming a third film so as to cover a second pattern, a second mask pattern, and a first film; etching back the third film to form a first sidewall line pattern along a sidewall of the second pattern and to form a first sidewall mask pattern along a sidewall of the second mask pattern; forming a third mask pattern comprising a resist film so as to cover the second mask pattern and the first sidewall mask pattern; and selectively removing the second pattern using the third mask pattern as a mask and thereafter removing the third mask pattern.
    Type: Application
    Filed: March 23, 2012
    Publication date: September 27, 2012
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Hidenobu NAGASHIMA
  • Publication number: 20120241833
    Abstract: According to one embodiment, the storage device further includes: a first electrode that is formed in a reverse convex and in contact with an upper surface of a first region, parts of a side and an upper surface of a first isolation region that face a second isolation region, and parts of a side and an upper surface of the second isolation region that face the first isolation region; and a third electrode that is positioned in a different direction from a second direction with respect to the first electrode, formed in a reverse convex and in contact with an upper surface of a second region, parts of a side and the upper surface of the second isolation region that face a third isolation region, and parts of a side and an upper surface of the third isolation region that face the second isolation region.
    Type: Application
    Filed: March 16, 2012
    Publication date: September 27, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Hidenobu NAGASHIMA
  • Publication number: 20120126302
    Abstract: According to one embodiment, a nonvolatile semiconductor memory device includes memory transistors, an interlayer insulating film, a peripheral transistor and a sidewall. The memory transistors are formed on a semiconductor substrate. Each of the memory transistors includes a first stack gate which includes a floating gate electrode, a second gate insulating film, and a control gate electrode. The interlayer insulating film is formed between the first stack gates. The interlayer insulating film includes a first air gap. The peripheral transistor is formed on the substrate. The peripheral transistor includes a second stack gate which includes a first gate electrode, a third gate insulating film, and a second gate electrode. The sidewall is formed on a side surface of the second stack gate and includes a second air gap. An upper end of the second air gap is located at a position lower than the third gate insulating film.
    Type: Application
    Filed: March 21, 2011
    Publication date: May 24, 2012
    Inventors: Mitsuhiko Noda, Hidenobu Nagashima
  • Publication number: 20120119368
    Abstract: In one embodiment, a semiconductor memory device includes a substrate, and device regions formed in the substrate to extend in a first direction which is parallel to a principal plane of the substrate. The device further includes select gates disposed on the substrate to extend in a second direction which is perpendicular to the first direction, and a contact region provided between the select gates on the substrate and including contact plugs disposed on the respective device regions. Further, the contact region includes partial regions, in each of which N contact plugs are disposed on N successive device regions to be arranged on a straight line being non-parallel to the first and second directions, where N is an integer of 2 or more. Further, the contact region includes the partial regions of at least two types whose values of N are different.
    Type: Application
    Filed: March 22, 2011
    Publication date: May 17, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Yoshiko KATO, Hidenobu Nagashima
  • Publication number: 20120018780
    Abstract: According to one embodiment, a method is disclosed for manufacturing a semiconductor device. A side face parallel to a channel direction of a plurality of gate electrodes provided via a gate insulating film above a semiconductor substrate is included as a part of an inner wall of an isolation groove provided between the adjacent gate electrodes. The method can include forming a protection film covering the side face of the gate electrode. The method can include etching the semiconductor substrate using the gate electrode as a mask to form the isolation groove. The side face of the gate electrode is covered with the protection film. The method can include forming a first insulating film by oxidizing a surface of the isolation groove to fill a bottom portion of the isolation groove. In addition, the method can include forming a second insulating film on the first insulating film to fill an upper portion of the isolation groove including the side face of the gate electrode.
    Type: Application
    Filed: March 30, 2011
    Publication date: January 26, 2012
    Inventors: Kazuaki Iwasawa, Shigeo Kondo, Hiroshi Akahori, Kiyohito Nishihara, Yingkang Zhang, Masaki Kondo, Hidenobu Nagashima, Takashi Ichikawa
  • Publication number: 20120018783
    Abstract: According to one embodiment, a method is disclosed for manufacturing a semiconductor device. A side face parallel to a channel direction of a plurality of gate electrodes provided above a semiconductor substrate is included as a part of an inner wall of an isolation groove provided between the adjacent gate electrodes. The method can include forming a first isolation groove penetrating through a conductive film serving as the gate electrode to reach the semiconductor substrate. The method can include forming a protection film covering a side wall of the first isolation groove including a side face of the gate electrode. The method can include forming a second isolation groove by etching the semiconductor substrate exposed to a bottom surface of the first isolation groove. The method can include oxidizing an inner surface of the second isolation groove provided on each of both sides of the gate electrode to form first insulating films, which are connected to each other under the gate electrode.
    Type: Application
    Filed: May 27, 2011
    Publication date: January 26, 2012
    Inventors: Kazuaki Iwasawa, Shigeo Kondo, Hiroshi Akahori, Kiyohito Nishihara, Yingkang Zhang, Masaki Kondo, Hidenobu Nagashima, Takashi Ichikawa
  • Publication number: 20120007163
    Abstract: According to one embodiment, a nonvolatile memory device includes a substrate, first and second tunnel insulating films, first and second floating gate electrodes, an intergate insulating film and a control gate electrode. The substrate has first and second active regions isolated from each other by an element isolation trench. The first and second tunnel insulating films are located in the first and second active regions, respectively. The first and second floating gate electrodes are located on the first and second tunnel insulating films, respectively. The intergate insulating film includes a first insulating layer of a first insulating material, an electron trap layer of a second insulating material on the first insulating layer, and a second insulating layer of the first insulating material on the electron trap layer. The control gate electrode is located on the intergate insulating film.
    Type: Application
    Filed: March 21, 2011
    Publication date: January 12, 2012
    Inventors: Hiroshi Akahori, Kiyohito Nishihara, Masaki Kondo, Yingkang Zhang, Shigeo Kondo, Hidenobu Nagashima, Kazuaki Iwasawa, Takashi Ichikawa