Patents by Inventor Hidenori Akiyama

Hidenori Akiyama has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240088226
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, an n-layer over the p-well, p+ regions over the n-layer, trenched gate regions formed in the p-well, and n+ regions between the gate regions, so that vertical npn and pnp transistors are formed. The device is formed of a matrix of cells. To turn the device on, a positive voltage is applied to the gate, referenced to the cathode. The cells contain a vertical p-channel MOSFET, for shorting the base of the npn transistor to its emitter, to turn the npn transistor off when the p-channel MOSFET is turned on by a slight negative voltage applied to the gate. One or more p-layers are implanted into the p-well, below the n-layer, for independently controlling the turn-on and turn-off threshold voltages and the breakdown voltage.
    Type: Application
    Filed: June 9, 2023
    Publication date: March 14, 2024
    Inventors: Hidenori Akiyama, Paul M Moore
  • Patent number: 11393901
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, trenched insulated gate regions formed in the p-well, and n+ regions between the gate regions, so that vertical NPN and PNP transistors are formed. The device may be formed of a matrix of cells or may be interdigitated. To turn the device on, a positive voltage is applied to the gate, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for rapidly turning the device off. The p-channel MOSFET may be made a depletion mode device by implanting boron ions at an angle into the trenches to create a p-channel. This allows the IGTO device to be turned off with a zero gate voltage while in a latch-up condition, when the device is acting like a thyristor.
    Type: Grant
    Filed: September 1, 2020
    Date of Patent: July 19, 2022
    Assignee: PAKAL TECHNOLOGIES, INC
    Inventors: Richard A. Blanchard, Hidenori Akiyama, Vladimir Rodov, Woytek Tworzydlo
  • Patent number: 11235383
    Abstract: To obtain an impact wave by generation of arc discharge between a high-voltage-side electrode 31 connected to a high-voltage-side terminal of a pulse power generating device and a low-voltage-side electrode 32 grounded or connected to a low-voltage-side terminal of the power source. One of the high-voltage-side electrode 31 or the low-voltage-side electrode 32 is an annular electrode formed in an annular shape, the other electrode is a core electrode arranged inside the annular electrode, and arc discharge is generated between an inner peripheral portion of the annular electrode and an outer peripheral portion of the core electrode.
    Type: Grant
    Filed: May 16, 2018
    Date of Patent: February 1, 2022
    Assignee: MAZDA MOTOR CORPORATION
    Inventors: Hidenori Akiyama, Yuji Hori
  • Patent number: 11145717
    Abstract: A high power vertical insulated-gate switch is described that includes a parallel cell array having inner cells and an edge cell. The cells have a vertical npnp structure with a trenched field effect device that turns the device on and off. The edge cell is prone to breaking down at high currents. Techniques used to cause the current in the edge cell to be lower than the current in the inner cells, to improve robustness, include: forming a top n-type source region to not extend completely across opposing trenches in areas of the edge cell; forming the edge cell to have a threshold voltage of its field effect device that is greater than the threshold voltage of the field effect devices in the inner cells; and providing a resistive layer between the edge cell and a top cathode electrode electrically contacting the inner cells and the edge cell.
    Type: Grant
    Filed: September 30, 2019
    Date of Patent: October 12, 2021
    Assignee: Pakal Technologies, Inc.
    Inventors: Richard A. Blanchard, Vladimir Rodov, Woytek Tworzydlo, Hidenori Akiyama
  • Publication number: 20210028279
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, trenched insulated gate regions formed in the p-well, and n+ regions between the gate regions, so that vertical NPN and PNP transistors are formed. The device may be formed of a matrix of cells or may be interdigitated. To turn the device on, a positive voltage is applied to the gate, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for rapidly turning the device off. The p-channel MOSFET may be made a depletion mode device by implanting boron ions at an angle into the trenches to create a p-channel. This allows the IGTO device to be turned off with a zero gate voltage while in a latch-up condition, when the device is acting like a thyristor.
    Type: Application
    Filed: September 1, 2020
    Publication date: January 28, 2021
    Inventors: Richard A. Blanchard, Hidenori Akiyama, Vladimir Rodov, Woytek Tworzydlo
  • Patent number: 10797131
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, trenched insulated gate regions formed in the p-well, and n+ regions between the gate regions, so that vertical NPN and PNP transistors are formed. The device may be formed of a matrix of cells or may be interdigitated. To turn the device on, a positive voltage is applied to the gate, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for rapidly turning the device off. The p-channel MOSFET may be made a depletion mode device by implanting boron ions at an angle into the trenches to create a p-channel. This allows the IGTO device to be turned off with a zero gate voltage while in a latch-up condition, when the device is acting like a thyristor.
    Type: Grant
    Filed: March 28, 2019
    Date of Patent: October 6, 2020
    Assignee: Pakal Technologies, Inc.
    Inventors: Richard A. Blanchard, Hidenori Akiyama, Vladimir Rodov, Woytek Tworzydlo
  • Patent number: 10777670
    Abstract: An insulated gate turn-off thyristor has a layered structure including a p+ layer (e.g., a substrate), an n-epi layer, a p-well, vertical insulated gate regions formed in the p-well, and an n? layer over the p-well and between the gate regions, so that vertical npn and pnp transistors are formed. After forming the p-well, boron ions are implanted into the exposed surface of the p-well to form a p+ region. The n-epi layer is then grown over the p-well and the p+ region, and the boron in the p+ region is diffused upward into the n-epi layer and downward to form an intermediate p+ region. The p-well's highly doped intermediate region enables improvement in the npn transistor efficiency as well as enabling more independent control over the characteristics of the n-type layer (emitter) and the overall dopant concentration and thickness of the p-type base to optimize the thyristor's performance.
    Type: Grant
    Filed: May 29, 2019
    Date of Patent: September 15, 2020
    Assignee: Pakal Technologies, Inc.
    Inventors: Hidenori Akiyama, Richard A. Blanchard
  • Publication number: 20200180020
    Abstract: To obtain an impact wave by generation of arc discharge between a high-voltage-side electrode 31 connected to a high-voltage-side terminal of a pulse power generating device and a low-voltage-side electrode 32 grounded or connected to a low-voltage-side terminal of the power source. One of the high-voltage-side electrode 31 or the low-voltage-side electrode 32 is an annular electrode formed in an annular shape, the other electrode is a core electrode arranged inside the annular electrode, and arc discharge is generated between an inner peripheral portion of the annular electrode and an outer peripheral portion of the core electrode.
    Type: Application
    Filed: May 16, 2018
    Publication date: June 11, 2020
    Applicant: MAZDA MOTOR CORPORATION
    Inventors: Hidenori AKIYAMA, Yuji HORI
  • Publication number: 20200105873
    Abstract: A high power vertical insulated-gate switch is described that includes a parallel cell array having inner cells and an edge cell. The cells have a vertical npnp structure with a trenched field effect device that turns the device on and off. The edge cell is prone to breaking down at high currents. Techniques used to cause the current in the edge cell to be lower than the current in the inner cells, to improve robustness, include: forming a top n-type source region to not extend completely across opposing trenches in areas of the edge cell; forming the edge cell to have a threshold voltage of its field effect device that is greater than the threshold voltage of the field effect devices in the inner cells; and providing a resistive layer between the edge cell and a top cathode electrode electrically contacting the inner cells and the edge cell.
    Type: Application
    Filed: September 30, 2019
    Publication date: April 2, 2020
    Inventors: Richard A. Blanchard, Vladimir Rodov, Woytek Tworzydlo, Hidenori Akiyama
  • Publication number: 20190393331
    Abstract: An insulated gate turn-off thyristor has a layered structure including a p+ layer (e.g., a substrate), an n-epi layer, a p-well, vertical insulated gate regions formed in the p-well, and an n? layer over the p-well and between the gate regions, so that vertical npn and pnp transistors are formed. After forming the p-well, boron ions are implanted into the exposed surface of the p-well to form a p+ region. The n-epi layer is then grown over the p-well and the p+ region, and the boron in the p+ region is diffused upward into the n-epi layer and downward to form an intermediate p+ region. The p-well's highly doped intermediate region enables improvement in the npn transistor efficiency as well as enabling more independent control over the characteristics of the n-type layer (emitter) and the overall dopant concentration and thickness of the p-type base to optimize the thyristor's performance.
    Type: Application
    Filed: May 29, 2019
    Publication date: December 26, 2019
    Inventors: Hidenori Akiyama, Richard A. Blanchard
  • Publication number: 20190312106
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, trenched insulated gate regions formed in the p-well, and n+ regions between the gate regions, so that vertical NPN and PNP transistors are formed. The device may be formed of a matrix of cells or may be interdigitated. To turn the device on, a positive voltage is applied to the gate, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for rapidly turning the device off. The p-channel MOSFET may be made a depletion mode device by implanting boron ions at an angle into the trenches to create a p-channel. This allows the IGTO device to be turned off with a zero gate voltage while in a latch-up condition, when the device is acting like a thyristor.
    Type: Application
    Filed: March 28, 2019
    Publication date: October 10, 2019
    Inventors: Richard A. Blanchard, Hidenori Akiyama, Vladimir Rodov, Woytek Tworzydlo
  • Publication number: 20190115423
    Abstract: A high power vertical insulated-gate switch is described that includes an active region, containing a cell array, and a surrounding termination region. The termination region is for at least the purpose of controlling a breakdown voltage and does not contain any switching cells. Assuming the anode is the silicon substrate (p-type), it is desirable to have good hole injection efficiency from the substrate in the active region in the device's on-state. Therefore, the substrate should be highly doped (p++) in the active region. It is desirable to have poor hole injection efficiency in the termination region so that there is a minimum concentration of holes in the termination region when the switch is turned off. Various doping techniques are disclosed that cause the substrate to efficiency inject holes into the active region but inefficiently inject holes into the termination region during the on-state.
    Type: Application
    Filed: December 5, 2018
    Publication date: April 18, 2019
    Inventors: Richard A. Blanchard, Hidenori Akiyama, Vladimir Rodov, Woytek Tworzydlo
  • Patent number: 10256331
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a P+ layer (e.g., a substrate), an N? epi layer, a P-well, vertical insulated gates formed in the P-well, and N+ regions between at least some of the gates, so that vertical NPN and PNP transistors are formed. A source/emitter electrode is on top, and a drain/cathode electrode is on the bottom of the substrate. The device is formed of a matrix of cells. To turn the device on, a positive voltage is applied to the gates, referenced to the source/emitter electrode. Some of the cells are passive, having gates that are either not connected to the active gates or having gates that are shorted to their associated N+ regions, to customize the input capacitance and lower the saturation current. Other techniques are described to form the passive cells.
    Type: Grant
    Filed: March 2, 2018
    Date of Patent: April 9, 2019
    Assignee: Pakal Technologies, Inc.
    Inventors: Hidenori Akiyama, Richard A. Blanchard, Woytek Tworzydlo, Vladimir Rodov
  • Patent number: 10224404
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, vertical insulated gate electrodes formed in the p-well, and n+ regions between the gate electrodes, so that vertical npn and pnp transistors are formed. The device is formed of a matrix of cells. To turn the device on, a positive voltage is applied to the gate electrodes, referenced to the cathode. To speed up the removal of residual electrons in the p-well after the gate electrode voltage is removed, a p+ region is added adjacent the n+ regions, and an n-layer is added below the p+ region. The cathode electrode directly contacts the p+ region and the n+ regions. During turn-off, the p+ region provides holes which recombine with the residual electrons to rapidly terminate the current flow.
    Type: Grant
    Filed: June 23, 2017
    Date of Patent: March 5, 2019
    Assignee: Pakal Technologies, Inc.
    Inventors: Hidenori Akiyama, Vladimir Rodov, Richard A. Blanchard, Woytek Tworzydlo
  • Patent number: 10181509
    Abstract: A high power vertical insulated-gate switch is described that includes an active region, containing a cell array, and a surrounding termination region. The termination region is for at least the purpose of controlling a breakdown voltage and does not contain any switching cells. Assuming the anode is the silicon substrate (p-type), it is desirable to have good hole injection efficiency from the substrate in the active region in the device's on-state. Therefore, the substrate should be highly doped (p++) in the active region. It is desirable to have poor hole injection efficiency in the termination region so that there is a minimum concentration of holes in the termination region when the switch is turned off. Various doping techniques are disclosed that cause the substrate to efficiency inject holes into the active region but inefficiently inject holes into the termination region during the on-state.
    Type: Grant
    Filed: August 4, 2016
    Date of Patent: January 15, 2019
    Assignee: PAKAL TECHNOLOGIES, LLC
    Inventors: Richard A. Blanchard, Hidenori Akiyama, Vladimir Rodov, Woytek Tworzydlo
  • Publication number: 20180254336
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a P+ layer (e.g., a substrate), an N? epi layer, a P-well, vertical insulated gates formed in the P-well, and N+ regions between at least some of the gates, so that vertical NPN and PNP transistors are formed. A source/emitter electrode is on top, and a drain/cathode electrode is on the bottom of the substrate. The device is formed of a matrix of cells. To turn the device on, a positive voltage is applied to the gates, referenced to the source/emitter electrode. Some of the cells are passive, having gates that are either not connected to the active gates or having gates that are shorted to their associated N+ regions, to customize the input capacitance and lower the saturation current. Other techniques are described to form the passive cells.
    Type: Application
    Filed: March 2, 2018
    Publication date: September 6, 2018
    Inventors: Hidenori Akiyama, Richard A. Blanchard, Woytek Tworzydlo, Vladimir Rodov
  • Patent number: 10036095
    Abstract: An electrolytic treatment method in which a predetermined treatment is performed using treatment subject ions contained in a treatment liquid, the method including: an electrode positioning step for positioning a direct electrode and a counter electrode so as to sandwich the treatment liquid, and positioning an indirect electrode for forming an electric field in the treatment liquid; a treatment subject ion migration step for applying a voltage to the indirect electrode and thereby moving the treatment subject ions in the treatment liquid to the counter electrode side; and a treatment subject ion redox step for applying a voltage between the direct electrode and the counter electrode and thereby oxidizing or reducing the treatment subject ions which have migrated to the counter electrode side.
    Type: Grant
    Filed: May 12, 2014
    Date of Patent: July 31, 2018
    Assignees: TOKYO ELECTRON LIMITED, NATIONAL UNIVERSITY CORPORATION KUMAMOTO UNIVERSITY
    Inventors: Haruo Iwatsu, Hidenori Akiyama
  • Patent number: 9935188
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, vertical insulated gate electrodes formed in the p-well, and n+ regions between the gate electrodes, so that vertical npn and pnp transistors are formed. The device is formed of a matrix of cells. To turn the device on, a positive voltage is applied to the gate electrodes, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for shorting the base of the npn transistor to its emitter, to turn the npn transistor off when the p-channel MOSFET is turned on by a slight negative voltage applied to the gate. The p-channel MOSFET includes a Schottky source formed in the top surface of the npn transistor emitter.
    Type: Grant
    Filed: July 20, 2017
    Date of Patent: April 3, 2018
    Assignee: Pakal Technologies LLC
    Inventors: Richard A. Blanchard, Vladimir Rodov, Hidenori Akiyama, Woytek Tworzydlo
  • Publication number: 20180026121
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, vertical insulated gate electrodes formed in the p-well, and n+ regions between the gate electrodes, so that vertical npn and pnp transistors are formed. The device is formed of a matrix of cells. To turn the device on, a positive voltage is applied to the gate electrodes, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for shorting the base of the npn transistor to its emitter, to turn the npn transistor off when the p-channel MOSFET is turned on by a slight negative voltage applied to the gate. The p-channel MOSFET includes a Schottky source formed in the top surface of the npn transistor emitter.
    Type: Application
    Filed: July 20, 2017
    Publication date: January 25, 2018
    Inventors: Richard A. Blanchard, Vladimir Rodov, Hidenori Akiyama, Woytek Tworzydlo
  • Patent number: RE47072
    Abstract: An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n? epi layer, a p-well, vertical insulated gate regions formed in the p-well, and n+ regions between the gate regions, so that vertical NPN and PNP transistors are formed. The device is formed of a matrix of cells. To turn the device on, a positive voltage is applied to the gate, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for shorting the base of the NPN transistor to its emitter, to turn the NPN transistor off when the p-channel MOSFET is turned on by a slight negative voltage applied to the gate. This allows the IGTO device to be more easily turned off while in a latch-up condition, when the device is acting like a thyristor.
    Type: Grant
    Filed: August 14, 2017
    Date of Patent: October 2, 2018
    Assignee: Pakal Technologies, LLC
    Inventors: Vladimir Rodov, Hidenori Akiyama, Richard A. Blanchard, Woytek Tworzydlo