Patents by Inventor Ho-Young Son

Ho-Young Son has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150117258
    Abstract: Provided are an apparatus and a method for changing a status of cluster nodes, which determine whether to change statuses of respective cluster nodes themselves to an active status or a standby status without intervention by a manager through self-diagnosis and change the status of the nodes.
    Type: Application
    Filed: October 30, 2014
    Publication date: April 30, 2015
    Applicant: SAMSUNG SDS CO., LTD.
    Inventors: Jong Sam KIM, Ho Young SON, Hyun Soo KIM, Tack Su AN
  • Publication number: 20150091139
    Abstract: A semiconductor chip includes a substrate, through-electrodes passing through the substrate, and a dielectric layer formed between the substrate and the through-electrodes and having a dielectric constant decreasing structure.
    Type: Application
    Filed: October 17, 2014
    Publication date: April 2, 2015
    Inventor: Ho Young SON
  • Publication number: 20140329386
    Abstract: A semiconductor package includes a semiconductor chip having a front surface and a back surface facing away from the front surface; a through electrode formed in the semiconductor chip and passing through the front surface and the back surface; and a contamination preventing layer formed in the semiconductor chip, the through electrode passing through the contamination preventing layer.
    Type: Application
    Filed: July 17, 2014
    Publication date: November 6, 2014
    Inventor: Ho Young SON
  • Publication number: 20140264848
    Abstract: A semiconductor package includes through-substrate vias each penetrating through a semiconductor substrate and having a protrusion that is protruded from the backside of the semiconductor substrate, and a passivation layer formed on a sidewall of the protrusion and the backside of the semiconductor substrate, wherein a bottom surface of the protrusion and a bottom surface of the passivation layer are substantially coplanar.
    Type: Application
    Filed: January 13, 2014
    Publication date: September 18, 2014
    Applicant: SK hynix Inc.
    Inventors: Ho-Young SON, Byung-Wook BAE, Jong-Hoon KIM, Han-Jun BAE
  • Publication number: 20140264833
    Abstract: A semiconductor package includes through-chip vias each penetrating through a semiconductor substrate and having a protrusion that is protruded from the backside of the semiconductor substrate; and a passivation layer formed on the backside of the semiconductor substrate and planarized corresponding to the surface of the protrusions of the through-chip vias, wherein the passivation layer includes a first insulation layer formed on the side of the protrusions of the through-chip vias and the backside of the semiconductor substrate, and a second insulation layer formed over the first insulation layer.
    Type: Application
    Filed: March 14, 2013
    Publication date: September 18, 2014
    Applicant: SK HYNIX INC.
    Inventors: Ho-Young SON, Byung-Wook BAE, Jong-Hoon KIM
  • Patent number: 8816477
    Abstract: A semiconductor package includes a semiconductor chip having a front surface and a back surface facing away from the front surface; a through electrode formed in the semiconductor chip and passing through the front surface and the back surface; and a contamination preventing layer formed in the semiconductor chip, the through electrode passing through the contamination preventing layer.
    Type: Grant
    Filed: August 15, 2012
    Date of Patent: August 26, 2014
    Assignee: SK Hynix Inc.
    Inventor: Ho Young Son
  • Patent number: 8669642
    Abstract: A semiconductor chip includes a substrate having a front surface and a back surface opposite the front surface, a conductive column part passing through the substrate from the front surface to the back surface, a cavity formed by removing a part of the back surface around an end portion of the conductive column part such that the end portion of the conductive column part protrudes from the cavity, a first insulation layer formed in the cavity such that a portion of the end portion of the conductive column part is exposed, and a back electrode electrically connected to the exposed end portion of the conductive column part.
    Type: Grant
    Filed: February 10, 2012
    Date of Patent: March 11, 2014
    Assignee: SK Hynix Inc.
    Inventors: Ho Young Son, Tac Keun Oh
  • Publication number: 20130161826
    Abstract: A semiconductor chip includes a substrate, through-electrodes passing through the substrate, and a dielectric layer formed between the substrate and the through-electrodes and having a dielectric constant decreasing structure.
    Type: Application
    Filed: August 3, 2012
    Publication date: June 27, 2013
    Applicant: SK HYNIX INC.
    Inventor: Ho Young SON
  • Publication number: 20130099360
    Abstract: A semiconductor package includes a semiconductor chip having a front surface and a back surface facing away from the front surface; a through electrode formed in the semiconductor chip and passing through the front surface and the back surface; and a contamination preventing layer formed in the semiconductor chip, the through electrode passing through the contamination preventing layer.
    Type: Application
    Filed: August 15, 2012
    Publication date: April 25, 2013
    Applicant: SK HYNIX INC.
    Inventor: Ho Young SON
  • Publication number: 20130081104
    Abstract: A mobile device management apparatus has a policy storage unit that receives a plurality of security policies, which are classified into a plurality of profiles assigned priorities of activation and in which operating states of functions of a mobile device are defined. A management server supplies the profiles and the security policies to the mobile device. A policy implementation unit selectively activates the profiles so that control of the mobile device functions can be carried out with minimal communication, and also in response to changing events.
    Type: Application
    Filed: September 14, 2012
    Publication date: March 28, 2013
    Applicant: SAMSUNG SDS CO., LTD.
    Inventors: Hyun-Woo JUNG, Jong-Sam KIM, Ho-Young SON, Ji-Joong GIL, Jin-Yong KIM
  • Patent number: 8310045
    Abstract: A semiconductor package includes a first semiconductor chip having a first surface and a second surface which faces away from the first surface, a heat dissipation member, defined with a cavity, disposed on the first surface of the first semiconductor chip and having a plurality of metal pillars which contact the first semiconductor chip, and one or more second semiconductor chips stacked on the first surface of the first semiconductor chip in the cavity to be electrically connected with one another and with the first semiconductor chip.
    Type: Grant
    Filed: January 25, 2011
    Date of Patent: November 13, 2012
    Assignee: SK Hynix Inc.
    Inventor: Ho Young Son
  • Publication number: 20120205816
    Abstract: A semiconductor chip includes a substrate having a front surface and a back surface opposite the front surface, a conductive column part passing through the substrate from the front surface to the back surface, a cavity formed by removing a part of the back surface around an end portion of the conductive column part such that the end portion of the conductive column part protrudes from the cavity, a first insulation layer formed in the cavity such that a portion of the end portion of the conductive column part is exposed, and a back electrode electrically connected to the exposed end portion of the conductive column part.
    Type: Application
    Filed: February 10, 2012
    Publication date: August 16, 2012
    Applicant: Hynix Semiconductor Inc.
    Inventors: Ho Young SON, Tac Keun OH
  • Patent number: 8217434
    Abstract: A semiconductor package capable of being efficiently stacked and a method of manufacturing the same is presented. The semiconductor package includes a semiconductor chip, an insulation layer, and a through-electrode. The semiconductor chip has a first surface and a second surface, a circuit section in the semiconductor chip, an internal circuit pattern electrically connected to the circuit section, and a through-hole that passes through the internal circuit pattern and through the first and second surfaces. The insulation layer is on a through-hole of the semiconductor chip and has an opening which exposes the internal circuit pattern which was exposed by the through-hole. The through-electrode is in the through-hole and electrically coupled to the internal circuit pattern which is exposed through the opening of the insulation layer.
    Type: Grant
    Filed: June 29, 2009
    Date of Patent: July 10, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Ho Young Son, Jun Gi Choi, Seung Taek Yang
  • Publication number: 20120112360
    Abstract: A semiconductor chip includes a semiconductor chip body including a peripheral region, a first region and a second region, and having a plurality of memory banks formed in each of the first region and the second region; a plurality of first through electrodes formed in the peripheral region; and a plurality of second through electrodes formed in the first and second regions along a direction parallel to a minor axis of the semiconductor chip body.
    Type: Application
    Filed: September 23, 2011
    Publication date: May 10, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Ho Young SON
  • Patent number: 8154135
    Abstract: A stacked semiconductor package is presented which includes multiple semiconductor chips and through-electrodes. Each semiconductor chip has bonding pads formed on a first surface of the semiconductor chip and has a projection which projects from a portion of a second surface of the semiconductor chip. The first and second surfaces of the semiconductor chip face away from each other the first surface. The through-electrodes pass through the first surface and through the projection on the second surface.
    Type: Grant
    Filed: June 25, 2009
    Date of Patent: April 10, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jong Hoon Kim, Ho Young Son
  • Publication number: 20110304036
    Abstract: A semiconductor package includes a first semiconductor chip having a first surface and a second surface which faces away from the first surface, a heat dissipation member, defined with a cavity, disposed on the first surface of the first semiconductor chip and having a plurality of metal pillars which contact the first semiconductor chip, and one or more second semiconductor chips stacked on the first surface of the first semiconductor chip in the cavity to be electrically connected with one another and with the first semiconductor chip.
    Type: Application
    Filed: January 25, 2011
    Publication date: December 15, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Ho Young SON
  • Publication number: 20100276795
    Abstract: A semiconductor package capable of being efficiently stacked and a method of manufacturing the same is presented. The semiconductor package includes a semiconductor chip, an insulation layer, and a through-electrode. The semiconductor chip has a first surface and a second surface, a circuit section in the semiconductor chip, an internal circuit pattern electrically connected to the circuit section, and a through-hole that passes through the internal circuit pattern and through the first and second surfaces. The insulation layer is on a through-hole of the semiconductor chip and has an opening which exposes the internal circuit pattern which was exposed by the through-hole. The through-electrode is in the through-hole and electrically coupled to the internal circuit pattern which is exposed through the opening of the insulation layer.
    Type: Application
    Filed: June 29, 2009
    Publication date: November 4, 2010
    Inventors: Ho Young SON, Jun Gi CHOI, Seung Taek YANG
  • Publication number: 20100258936
    Abstract: A stacked semiconductor package is presented which includes multiple semiconductor chips and through-electrodes. Each semiconductor chip has bonding pads formed on a first surface of the semiconductor chip and has a projection which projects from a portion of a second surface of the semiconductor chip. The first and second surfaces of the semiconductor chip face away from each other the first surface. The through-electrodes pass through the first surface and through the projection on the second surface.
    Type: Application
    Filed: June 25, 2009
    Publication date: October 14, 2010
    Inventors: Jong Hoon KIM, Ho Young SON
  • Publication number: 20090042336
    Abstract: The fabrication method of an organic substrate having embedded active-chips such as semiconductor chips is disclosed. The present invention previously applies the conductive adhesives in a wafer state, makes them in a B-stage state, obtains individual semiconductor chips through dicing, and positions the individual semiconductor chips previously applied with the conductive adhesives in the cavities, making it possible to simultaneously obtain an electrical connection and a physical adhesion of the substrate and the semiconductor chips by means of a method of applying heat and pressure and stack the copper clad laminates on the upper portion of the substrate to which the semiconductor chips are connected. The present invention has advantages in processes such as a lead-free process, an environmental-friendly fluxless process, a low temperature process, ultra-fine pitch applications, etc., by mounting the active-chips through the flip chip interconnection using the non-solder bumps and the conductive adhesives.
    Type: Application
    Filed: January 30, 2008
    Publication date: February 12, 2009
    Inventors: Kyung-Wook Paik, Ho-Young Son
  • Patent number: 7446384
    Abstract: The present invention relates to an image sensor module and a manufacturing method thereof, especially to a wafer level chip size package (WL-CSP) realized by directly contacting an image sensor chip wafer to a glass wafer on which an IR filter coating layer is deposited, an electrode rearrangement and a dicing process, a miniaturized image sensor module using this wafer level chip size package (WL-CSP) and a method thereof. The CMOS image sensor module using a wafer level chip size package technology according to the present invention comprises: an image sensor chip wafer having a partition with a lattice structure formed at portions except an image sensing area; and a glass wafer with an IR filter coating layer and a metal electrode; and wherein the image sensor chip wafer and the glass wafer form an electric contact and a chip sealing by a flip-chip bonding; and wherein a solder bump and a non solder bump are formed after a metal wiring is rearranged on a lower surface of the glass wafer.
    Type: Grant
    Filed: April 3, 2006
    Date of Patent: November 4, 2008
    Assignee: Korea Advanced Institute of Science and Technology
    Inventors: Kyung-Wook Paik, Myung-Jin Yim, Ho-Young Son, Yong-Min Kwon