Patents by Inventor Hsung Jai Im

Hsung Jai Im has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7710813
    Abstract: An electronic fuse memory array has an array core with a plurality of selectable unit cells. A unit cell has a fuse and a cell transistor (M12). A programming current path goes through the fuse and the cell transistor to a word line ground and a read current path also goes through the fuse and the cell transistor to the word line ground.
    Type: Grant
    Filed: March 5, 2008
    Date of Patent: May 4, 2010
    Assignee: Xilinx, Inc.
    Inventors: Hsung Jai Im, Sunhom Paak, Raymond C. Pang, Boon Yong Ang, Serhii Tumakha
  • Patent number: 7688639
    Abstract: An electrically erasable programmable read-only memory (“CMOS NON-VOLATILE MEMORY”) cell is fabricated using standard CMOS fabrication processes. First and second polysilicon gates are patterned over an active area of the cell between source and drain regions. Thermal oxide is grown on the polysilicon gates to provide an isolating layer. Silicon nitride is deposited between the first and second polysilicon gates to form a lateral programming layer.
    Type: Grant
    Filed: October 12, 2007
    Date of Patent: March 30, 2010
    Assignee: Xilinx, Inc.
    Inventors: Sunhom Paak, Boon Yong Ang, Hsung Jai Im, Daniel Gitlin
  • Patent number: 7598749
    Abstract: An integrated circuit with an efuse having an efuse link includes a damage detection structure disposed in relation to the efuse so as to detect damage in the IC resulting from programming the efuse. Damage sensing circuitry is optionally included on the IC. Embodiments are used in evaluation wafers to determine proper efuse fabrication and programming parameters, and in production ICs to identify efuse programming damage that might create a latent defect.
    Type: Grant
    Filed: June 8, 2006
    Date of Patent: October 6, 2009
    Assignee: XILINX, Inc.
    Inventors: Boon Yong Ang, Sunhom Paak, Hsung Jai Im, Kwansuhk Oh, Raymond C. Pang
  • Publication number: 20090224323
    Abstract: At least one MOS parameter of a MOS fuse is characterized to provide at least one MOS parameter reference value. Then, the MOS fuse is programmed by applying a programming signal to the fuse terminals so that programming current flows through the fuse link. The fuse resistance is measured to provide a measured fuse resistance associated with a first logic value. A MOS parameter of the programmed MOS fuse is measured to provide a measured MOS parameter value. The measured MOS parameter value is compared to the reference MOS parameter value to determine a second logic value of the MOS fuse, and a bit value is output based on the comparison.
    Type: Application
    Filed: March 6, 2008
    Publication date: September 10, 2009
    Applicant: XILINX, INC.
    Inventors: Hsung Jai Im, Sunhom Paak, Boon Yong Ang
  • Patent number: 7567449
    Abstract: A memory cell with a logic bit has a first one-time-programmable (“OTP”) memory element providing a first OTP memory element output and a second OTP memory element providing a second OTP memory element output. A logic operator coupled to the first OTP memory element output and to the second OTP memory element output and provides a binary memory output of the memory cell. In a particular embodiment, the first OTP memory element is a different type of OTP memory than the second OTP memory element.
    Type: Grant
    Filed: October 27, 2006
    Date of Patent: July 28, 2009
    Assignee: XILINX, Inc.
    Inventors: Sunhom Paak, Hsung Jai Im, Boon Yong Ang
  • Patent number: 7501879
    Abstract: An eFuse sensing circuit replaces the inverters used to provide the “read” output state of a conventional eFuse circuit. The sensing circuit includes a comparator with one input coupled to the eFuse circuitry, and a second input coupled to a reference voltage generator circuit. The reference voltage generator circuit includes an internal resistor. Transistors of the sense circuit are provided to mimic the transistors of the eFuse circuit, so that variations of transistors due to process, voltage and temperature will be substantially the same. The resistor of the sense circuit is then effectively compared with the resistance of the eFuse by the comparator irrespective of temperature and process variations.
    Type: Grant
    Filed: March 13, 2007
    Date of Patent: March 10, 2009
    Assignee: Xilinx, Inc.
    Inventors: Kwansuhk Oh, Raymond C. Pang, Hsung Jai Im, Sunhom Paak
  • Publication number: 20080101146
    Abstract: A memory cell with a logic bit has a first one-time-programmable (“OTP”) memory element providing a first OTP memory element output and a second OTP memory element providing a second OTP memory element output. A logic operator coupled to the first OTP memory element output and to the second OTP memory element output and provides a binary memory output of the memory cell. In a particular embodiment, the first OTP memory element is a different type of OTP memory than the second OTP memory element.
    Type: Application
    Filed: October 27, 2006
    Publication date: May 1, 2008
    Applicant: Xilinx, Inc.
    Inventors: Sunhom Paak, Hsung Jai Im, Boon Yong Ang
  • Patent number: 7312625
    Abstract: A test circuit for fabrication of transistors for Very Large Scale Integration (“VLSI”) processing and method of use thereof are described. Transistors are formed in an array. A first decoder is coupled to gates of the transistors and configured to selectively pass voltage to the gates. A second decoder is coupled to drain regions of the transistors and configured to selectively pass voltage to the drain regions of the transistors. A third decoder is coupled to source regions of the transistors and configured to selectively pass voltage to the source regions of the transistors. A fourth decoder is coupled to body regions of the transistors and configured to selectively pass voltage to the body regions of the transistors.
    Type: Grant
    Filed: June 8, 2006
    Date of Patent: December 25, 2007
    Assignee: Xilinx, Inc.
    Inventors: Sunhom Paak, Hsung Jai Im, Boon Yong Ang, Jan L. de Jong
  • Patent number: 7294888
    Abstract: An electrically erasable programmable read-only memory (“CMOS NON-VOLATILE MEMORY”) cell is fabricated using standard CMOS fabrication processes. First and second polysilicon gates are patterned over an active area of the cell between source and drain regions. Thermal oxide is grown on the polysilicon gates to provide an isolating layer. Silicon nitride is deposited between the first and second polysilicon gates to form a lateral programming layer.
    Type: Grant
    Filed: September 30, 2005
    Date of Patent: November 13, 2007
    Assignee: Xilinx, Inc.
    Inventors: Sunhom Paak, Boon Yong Ang, Hsung Jai Im, Daniel Gitlin