Patents by Inventor Insik Jin

Insik Jin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110228599
    Abstract: A non-volatile memory cell with a programmable unipolar switching element, and a method of programming the memory element are disclosed. In some embodiments, the memory cell comprises a programmable bipolar resistive sense memory element connected in series with a programmable unipolar resistive sense switching element. The memory element is programmed to a selected resistance state by application of a selected write current in a selected direction through the cell, wherein a first resistance level is programmed by passage of a write current in a first direction and wherein a second resistance level is programmed by passage of a write current in an opposing second direction. The switching element is programmed to a selected resistance level to facilitate access to the selected resistance state of the memory element.
    Type: Application
    Filed: May 27, 2011
    Publication date: September 22, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Wei Tian, Nurul Amin, Insik Jin, Ming Sun, Venu Vaithyanathan, YoungPil Kim, Chulmin Jung
  • Patent number: 8022547
    Abstract: A non-volatile memory cell that includes a first electrode; a second electrode; and an electrical contact region that electrically connects the first electrode and the second electrode, the electrical contact region has a end portion and a continuous side portion, and together, the end portion and the continuous side portion form an open cavity, wherein the memory cell has a high resistance state and a low resistance state that can be switched by applying a voltage across the first electrode and the second electrode.
    Type: Grant
    Filed: November 18, 2008
    Date of Patent: September 20, 2011
    Assignee: Seagate Technology LLC
    Inventors: Venugopalan Vaithyanathan, Wei Tian, Insik Jin
  • Publication number: 20110199832
    Abstract: An apparatus includes at least one memory device including a floating gate element and a magnetic field generator that operably applies a magnetic field to the memory device. The magnetic field directs electrons in the memory device into the floating gate element.
    Type: Application
    Filed: April 28, 2011
    Publication date: August 18, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Insik Jin, Yang Li, Hongyue Liu, Song S. Xue
  • Patent number: 8000128
    Abstract: A resistive random access memory (RRAM) cell that includes a first electrode having a lower portion, a continuous side portion and an upper portion, the lower portion and the continuous side portion having an outer surface and an inner surface; a resistive layer having a lower portion, a continuous side portion and an upper portion, the lower portion and the continuous side portion having an outer surface and an inner surface; and a second electrode having a lower portion, an upper portion and an outer surface; wherein the outer surface of the resistive layer directly contacts the inner surface of the first electrode.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: August 16, 2011
    Assignee: Seagate Technology LLC
    Inventors: Shaoping Li, Insik Jin, Zheng Gao, Eileen Yan, Kaizhong Gao, Haiwen Xi, Song Xue
  • Patent number: 7999336
    Abstract: In order to increase an efficiency of spin transfer and thereby reduce the required switching current, a current perpendicular to plane (CPP) magnetic element for a memory device includes either one or both of a free magnetic layer, which has an electronically reflective surface, and a permanent magnet layer, which has perpendicular anisotropy to bias the free magnetic layer.
    Type: Grant
    Filed: April 24, 2008
    Date of Patent: August 16, 2011
    Assignee: Seagate Technology LLC
    Inventors: Dexin Wang, Dimitar V. Dimitrov, Song S. Xue, Insik Jin
  • Publication number: 20110193148
    Abstract: A transistor device includes a magnetic field source adapted to deflect a flow of free electron carriers within a channel of the device, between a source region and a drain region thereof. According to preferred configurations, the magnetic field source includes a magnetic material layer extending over a side of the channel that is opposite a gate electrode of the transistor device.
    Type: Application
    Filed: April 18, 2011
    Publication date: August 11, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Yang Li, Insik Jin, Harry Liu, Song S. Xue, Shuiyuan Huang, Michael X. Tang
  • Publication number: 20110188293
    Abstract: A non-volatile memory cell and associated method is disclosed that includes a non-ohmic selection layer. In accordance with some embodiments, a non-volatile memory cell consists of a resistive sense element (RSE) coupled to a non-ohmic selection layer. The selection layer is configured to transition from a first resistive state to a second resistive state in response to a current greater than or equal to a predetermined threshold.
    Type: Application
    Filed: April 14, 2011
    Publication date: August 4, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Wei Tian, Insik Jin, Venugopalan Vaithyanathan, Haiwen Xi, Michael Xuefei Tang, Brian Lee
  • Publication number: 20110180888
    Abstract: A magnetic stack having a free layer having a switchable magnetization orientation, a reference layer having a pinned magnetization orientation, and a barrier layer therebetween. The stack includes an annular antiferromagnetic pinning layer electrically isolated from the free layer and in physical contact with the reference layer. In some embodiments, the reference layer is larger than the free layer.
    Type: Application
    Filed: April 11, 2011
    Publication date: July 28, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Haiwen Xi, Antoine Khouier, Brian Lee, Pat Ryan, Michael Tang, Insik Jin, Paul E. Anderson
  • Publication number: 20110182106
    Abstract: A method and apparatus for reading data from a non-volatile memory cell. In some embodiments, a cross-point array of non-volatile memory cells is arranged into rows and columns that are each controlled by a line driver. A read circuit is provided that is capable of reading a logical state of a predetermined memory cell by differentiating a non-integrated first reference value from a non-integrated second reference value. Further, each reference value is measured immediately after configuring the column corresponding to the predetermined memory cell to produce a first and second amount of current.
    Type: Application
    Filed: April 6, 2011
    Publication date: July 28, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Chulmin Jung, Insik Jin, YoungPil Kim, Yong Lu, Harry Hongyue Liu, Andrew John Carter
  • Patent number: 7965565
    Abstract: A method and apparatus for reading data from a non-volatile memory cell. In some embodiments, a cross-point array of non-volatile memory cells is arranged into rows and columns that are each controlled by a line driver. A read circuit is provided that is capable of reading a logical state of a predetermined memory cell by differentiating a non-integrated first reference value from a non-integrated second reference value. Further, each reference value is measured immediately after configuring the column corresponding to the predetermined memory cell to produce a first and second amount of current.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: June 21, 2011
    Assignee: Seagate Technology LLC
    Inventors: Chulmin Jung, Insik Jin, YoungPil Kim, Yong Lu, Harry Hongyue Liu, Andrew John Carter
  • Patent number: 7961503
    Abstract: An apparatus includes at least one memory device including a floating gate element and a magnetic field generator that operably applies a magnetic field to the memory device. The magnetic field directs electrons in the memory device into the floating gate element.
    Type: Grant
    Filed: January 19, 2009
    Date of Patent: June 14, 2011
    Assignee: Seagate Technology LLC
    Inventors: Insik Jin, Yang Li, Hongyue Liu, Song S. Xue
  • Publication number: 20110122678
    Abstract: An anti-parallel diode structure and method of fabrication is presently disclosed. In some embodiments, an anti-parallel diode structure has a semiconductor region comprising a first insulator layer disposed between a first semiconductor layer and a second semiconductor layer. The semiconductor region can be bound on a first side by a first metal material and bound on a second side by a second metal material so that current below a predetermined value is prevented from passing through the semiconductor region and current above the predetermined value passes through the semiconductor region.
    Type: Application
    Filed: January 27, 2011
    Publication date: May 26, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Nurul Amin, Insik Jin, Venugopalan Vaithyanathan, Wei Tian, YoungPil Kim
  • Publication number: 20110121256
    Abstract: Programmable metallization memory cells having a first metal contact and a second metal contact with an ion conductor solid electrolyte material between the metal contacts. The first metal contact has a filament placement structure thereon extending into the ion conductor material. In some embodiments, the second metal contact also has a filament placement structure thereon extending into the ion conductor material toward the first filament placement structure. The filament placement structure may have a height of at least about 2 nm.
    Type: Application
    Filed: January 27, 2011
    Publication date: May 26, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Insik Jin, Christina Hutchinson, Richard Larson, Lance Stover, Jaewoo Nam, Andrew Habermas
  • Patent number: 7948045
    Abstract: A transistor device includes a magnetic field source adapted to deflect a flow of free electron carriers within a channel of the device, between a source region and a drain region thereof. According to preferred configurations, the magnetic field source includes a magnetic material layer extending over a side of the channel that is opposite a gate electrode of the transistor device.
    Type: Grant
    Filed: August 18, 2008
    Date of Patent: May 24, 2011
    Assignee: Seagate Technology LLC
    Inventors: Yang Li, Insik Jin, Harry Liu, Song S. Xue, Shuiyuan Huang, Michael X. Tang
  • Publication number: 20110117717
    Abstract: Programmable metallization memory cells having a first metal contact and a second metal contact with an ion conductor solid electrolyte material between the metal contacts. The first metal contact has a filament placement structure thereon extending into the ion conductor material. In some embodiments, the second metal contact also has a filament placement structure thereon extending into the ion conductor material toward the first filament placement structure. The filament placement structure may have a height of at least about 2 nm.
    Type: Application
    Filed: January 27, 2011
    Publication date: May 19, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Insik Jin, Christina Hutchinson, Richard Larson, Lance Stover, Jaewoo Nam, Andrew Habermas
  • Patent number: 7939188
    Abstract: A magnetic stack having a free layer having a switchable magnetization orientation, a reference layer having a pinned magnetization orientation, and a barrier layer therebetween. The stack includes an annular antiferromagnetic pinning layer electrically isolated from the free layer and in physical contact with the reference layer. In some embodiments, the reference layer is larger than the free layer.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: May 10, 2011
    Assignee: Seagate Technology LLC
    Inventors: Haiwen Xi, Antoine Khoueir, Brian Lee, Pat Ryan, Michael Tang, Insik Jin, Paul E. Anderson
  • Patent number: 7936585
    Abstract: A non-volatile memory cell and associated method is disclosed that includes a non-ohmic selection layer. In accordance with some embodiments, a non-volatile memory cell consists of a resistive sense element (RSE) coupled to a non-ohmic selection layer. The selection layer is configured to transition from a first resistive state to a second resistive state in response to a current greater than or equal to a predetermined threshold.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: May 3, 2011
    Assignee: Seagate Technology LLC
    Inventors: Wei Tian, Insik Jin, Venugopalan Vaithyanathan, Haiwen Xi, Michael Xuefei Tang, Brian Lee
  • Publication number: 20110089509
    Abstract: Magnetic memory having separate read and write paths is disclosed. The magnetic memory unit includes a ferromagnetic strip having a first end portion with a first magnetization orientation, an opposing second end portion with a second magnetization orientation, and a middle portion between the first end portion and the second end portion, the middle portion having a free magnetization orientation. The first magnetization orientation opposes the second magnetization orientation. A tunneling barrier separates a magnetic reference layer from the middle portion forming a magnetic tunnel junction. A bit line is electrically coupled to the second end portion. A source line is electrically coupled to the first end portion and a read line is electrically coupled to the magnetic tunnel junction.
    Type: Application
    Filed: December 21, 2010
    Publication date: April 21, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Yong Lu, Hongyue Liu, Zheng Gao, Insik Jin, Dimitar V. Dimitrov
  • Patent number: 7911833
    Abstract: An anti-parallel diode structure and method of fabrication is presently disclosed. In some embodiments, an anti-parallel diode structure has a semiconductor region comprising a first insulator layer disposed between a first semiconductor layer and a second semiconductor layer. The semiconductor region can be bound on a first side by a first metal material and bound on a second side by a second metal material so that current below a predetermined value is prevented from passing through the semiconductor region and current above the predetermined value passes through the semiconductor region.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: March 22, 2011
    Assignee: Seagate Technology LLC
    Inventors: Nurul Amin, Insik Jin, Venugopalan Vaithyanathan, Wei Tian, YoungPil Kim
  • Patent number: 7897955
    Abstract: Programmable metallization memory cells having a first metal contact and a second metal contact with an ion conductor solid electrolyte material between the metal contacts. The first metal contact has a filament placement structure thereon extending into the ion conductor material. In some embodiments, the second metal contact also has a filament placement structure thereon extending into the ion conductor material toward the first filament placement structure. The filament placement structure may have a height of at least about 2 nm.
    Type: Grant
    Filed: November 3, 2008
    Date of Patent: March 1, 2011
    Assignee: Seagate Technology LLC
    Inventors: Insik Jin, Christina Hutchinson, Richard Larson, Lance Stover, Jaewoo Nam, Andrew Habermas