Patents by Inventor Jae-Hak Kim

Jae-Hak Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100069630
    Abstract: The present invention discloses novel naphthalenyloxypropenyl derivatives useful for inhibiting the enzyme activity of histone deacetylase, leading effective suppression of cancer cell proliferation.
    Type: Application
    Filed: November 1, 2007
    Publication date: March 18, 2010
    Applicants: KOREA RESEARCH INSTITUTE OF CHEMICAL TECHNOLOGY, CRYSTALGENOMICS, INC
    Inventors: Cheol Hae Lee, Hee Jung Jung, Jae Hak Kim, Won Jang Jeong, Joong Myung Cho, Seong Gu Ro, Young Lan Hyun, Cheol Soon Lee
  • Patent number: 7662810
    Abstract: A 2-arylmethylazetidine carbapenem derivative of formula (I) or a pharmaceutically acceptable salt thereof exhibits a wide spectrum of antibacterial activities against Gram-positive and Gram-negative bacteria and excellent antibacterial activities against resistant bacteria such as methicillinresistant Staphylococcus aureus (MRSA) and quinolone-resistant strains (QRS):
    Type: Grant
    Filed: February 24, 2005
    Date of Patent: February 16, 2010
    Assignee: Korea Research Institute of Chemical Technology
    Inventors: Bong-Jin Kim, Jae-Hak Kim, Jae-Yang Kong, Heeyeong Cho, Young-Ro Choi, Chang-Seob Kim
  • Patent number: 7635645
    Abstract: Methods for forming an interconnection line and interconnection line structures are disclosed. The method includes forming an interlayer insulating layer on a semiconductor substrate, wherein the interlayer insulating layer is formed of a carbon-doped low-k dielectric layer. An oxidation barrier layer is formed on the interlayer insulating layer. An oxide capping layer is formed on the oxidation barrier layer. A via hole is in the oxide capping layer, the oxidation barrier, and the interlayer insulating layer. A conductive layer pattern is formed within the via hole.
    Type: Grant
    Filed: January 4, 2005
    Date of Patent: December 22, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-Woo Lee, Hong-Jae Shin, Jae-Hak Kim, Young-Jin Wee, Seung-Jin Lee, Ki-Kwan Park
  • Publication number: 20090280637
    Abstract: Provided is a method of manufacturing a semiconductor device. The method employs multi-step removal on a plurality of different porogens included in a low dielectric layer both before and after metal lines are formed, thereby facilitating formation of an ultra low dielectric constant layer which is used as an insulation layer between metal lines of a semiconductor device. The method may include forming an interlayer dielectric layer on a substrate, forming a plurality of porogens in the interlayer dielectric layer, removing a portion of the plurality of porogens in the interlayer dielectric layer to form a plurality of first pores in the interlayer dielectric layer, forming a wiring pattern where the plurality of first pores are formed, and removing the remaining porogens of the plurality of porogens to form a plurality of second pores in the interlayer dielectric layer.
    Type: Application
    Filed: May 7, 2009
    Publication date: November 12, 2009
    Inventors: Kyoung-woo Lee, Hong-jae Shin, Jae-hak Kim, Jae-ouk Choo
  • Publication number: 20090239374
    Abstract: Methods of forming devices include forming a first electrically insulating layer having a metal interconnection therein, on a substrate and then forming a first electrically insulating barrier layer on an upper surface of the metal interconnection and on the first electrically insulating layer. The first electrically insulating barrier layer is exposed to a plasma that penetrates the first electrically insulating barrier and removes oxygen from an upper surface of the metal interconnection. The barrier layer may have a thickness in a range from about 5 ? to about 50 ? and the plasma may be a hydrogen-containing plasma that converts oxygen on the upper surface of the metal interconnection to water.
    Type: Application
    Filed: March 18, 2008
    Publication date: September 24, 2009
    Inventors: Jae hak Kim, Griselda Bonilla, Steven E. Molis, Darryl D. Restaino, Hosadurga Shobha, Johnny Widodo
  • Publication number: 20090239369
    Abstract: Methods of forming integrated circuit device having electrical interconnects include forming an electrically insulating layer on a substrate and forming a hard mask on the electrically insulating layer. The hard mask and the electrically insulating layer are selectively etched in sequence using a mask to define an opening therein. This opening, which may be a via hole, exposes inner sidewalls of the hard mask and the electrically insulating layer. The inner sidewall of the hard mask is then recessed relative to the inner sidewall of the electrically insulating layer and a sacrificial reaction layer is formed on the inner sidewall of the electrically insulating layer. This reaction layer operates to recess the inner sidewall of the electrically insulating layer. The reaction layer is then removed to define a wider opening having relatively uniform sidewalls. This wider opening is then filled with an electrical interconnect.
    Type: Application
    Filed: March 19, 2008
    Publication date: September 24, 2009
    Inventors: Jae-hak Kim, Jing Hui Li, Wu Ping Liu, Johnny Widodo
  • Patent number: 7541276
    Abstract: Exemplary embodiments of the invention generally include methods for forming multilayer metal interconnect structures using dual damascene methods that incorporate a via capping process to protect lower interconnection lines from etching damage or oxidation, for example, that may be caused by inadvertent exposure of lower interconnection lines to etching atmospheres.
    Type: Grant
    Filed: September 9, 2005
    Date of Patent: June 2, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae Hak Kim, Sun Jung Lee, Seung Jin Lee
  • Publication number: 20090075474
    Abstract: Methods for fabricating dual damascene interconnect structures are provided in which a sacrificial material containing porogen (a pore forming agent) is used for filling via holes in an interlayer dielectric layer such that the sacrificial material can be transformed to porous material that can be quickly and efficiently removed from the via holes without damaging or removing the interlayer dielectric layer.
    Type: Application
    Filed: November 21, 2008
    Publication date: March 19, 2009
    Inventors: Kyoung Woo Lee, Hong Jae Shin, Jae Hak Kim
  • Patent number: 7488687
    Abstract: Methods of forming electrical interconnect structures include forming a dielectric layer on a semiconductor substrate and forming a hard mask layer on the dielectric layer. A photoresist layer is patterned on an upper surface of the hard mask layer. This patterned photoresist layer is used as an etching mask during a step to selectively etch the hard mask layer and define an opening therein. This opening exposes the first dielectric layer. The patterned photoresist layer is then stripped from the hard mask layer using an ashing process that exposes the upper surface of the hard mask layer. Following this ashing process, a portion of the first dielectric layer extending opposite the opening is selectively etched using the hard mask layer as an etching mask. During this selective etching step, polymer residues are accumulated directly on the upper surface of the hard mask layer.
    Type: Grant
    Filed: September 12, 2006
    Date of Patent: February 10, 2009
    Assignees: Samsung Electronics Co., Ltd., Chartered Semiconductor Manufacturing, Ltd., International Business Machines Corporation
    Inventors: Wan Jae Park, Jae Hak Kim, Tong Qing Chen, Yi-hsiung Lin
  • Publication number: 20080064199
    Abstract: Methods of forming electrical interconnect structures include forming a dielectric layer on a semiconductor substrate and forming a hard mask layer on the dielectric layer. A photoresist layer is patterned on an upper surface of the hard mask layer. This patterned photoresist layer is used as an etching mask during a step to selectively etch the hard mask layer and define an opening therein. This opening exposes the first dielectric layer. The patterned photoresist layer is then stripped from the hard mask layer using an ashing process that exposes the upper surface of the hard mask layer. Following this ashing process, a portion of the first dielectric layer extending opposite the opening is selectively etched using the hard mask layer as an etching mask. During this selective etching step, polymer residues are accumulated directly on the upper surface of the hard mask layer.
    Type: Application
    Filed: September 12, 2006
    Publication date: March 13, 2008
    Inventors: Wan Jae Park, Jae Hak Kim, Tong Qing Chen, Yi-hsiung Lin
  • Patent number: 7323407
    Abstract: Methods of fabricating dual damascene interconnections suitable for use in microelectronic devices and similar applications using a diffusion barrier layer to protect against base materials during processing are provided. The methods include the steps of: filling a via with a hydrogen silsesquioxane (HSQ)-based filler as expressed by the general chemical formula: (RSiO3/2)x(HSiO3/2)y, wherein x and y satisfy the relationships x+y=1 and 0<x<y<1, and R is selected from C4-C24 alkyl, C4-C24 alkenyl, C4-C24 alkoxy, C8-C24 alkenoxy, substituted C4-C24 hydrocarbon, non-substituted C1-C4 hydrocarbon or substituted C1-C4 hydrocarbon; and, partially etching the filler filling the via and an interlayer dielectric to form a trench, which is connected to the via in the region where the dual damascene interconnections are to be formed. Then, the filler remaining in the via is removed, and the trench and the via are filled with an interconnection material to complete the dual damascene interconnections.
    Type: Grant
    Filed: August 2, 2005
    Date of Patent: January 29, 2008
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Kyoung-woo Lee, Jae-yeol Maeng, Jae-hak Kim, Il-whan Oh, Hong-jae Shin
  • Patent number: 7307014
    Abstract: A method of forming a via contact structure using a dual damascene process is disclosed. According to one embodiment a sacrificial layer is formed on an insulating interlayer during the formation of a preliminary via hole. The sacrificial layer has the same composition as a layer filling the preliminary via hole in a subsequent trench formation process. The sacrificial layer and the layer filling the preliminary via hole are simultaneously removed after the trench formation process is carried out. According to another embodiment, a thin capping oxide layer is formed on an insulating interlayer during the formation of a preliminary via hole. The thin capping oxide layer is removed together with a sacrificial layer after a trench formation process is carried out.
    Type: Grant
    Filed: April 6, 2005
    Date of Patent: December 11, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hak Kim, Kyoung-Woo Lee, Hong-Jae Shin, Young-Joon Moon, Seo-Woo Nam
  • Publication number: 20070244089
    Abstract: A 2-arylmethylazetidine carbapenem derivative of formula (I) or a pharmaceutically acceptable salt thereof exhibits a wide spectrum of antibacterial activities against Gram-positive and Gram-negative bacteria and excellent antibacterial activities against resistant bacteria such as methicillinresistant Staphylococcus aureus (MRSA) and quinolone-resistant strains (QRS).
    Type: Application
    Filed: February 24, 2005
    Publication date: October 18, 2007
    Inventors: Bong-Jin Kim, Jae-Hak Kim, Jae-Yang Kong, Heeyeong Cho, Young-Ro Choi, Chang-Seob Kim
  • Publication number: 20070162948
    Abstract: A personal video recorder (PVR) apparatus, in which an advertisement is provided, includes a broadcasting signal receiver to receive a broadcasting signal transmitted from a broadcasting station, an electronic program guide (EPG) analyzer to analyze EPG information included in the broadcasting signal, an editor to edit certain advertisement data according to the analysis result of the EPG analyzer, and an outputter to output the broadcasting signal received by the broadcasting signal receiver and the advertisement data edited by the editor. With such a PVR apparatus an advertisement can be provided that suits the characteristics of a user and is displayed to the user at a set time.
    Type: Application
    Filed: August 9, 2006
    Publication date: July 12, 2007
    Inventors: Jae-hak Kim, Yong-sang Jeong
  • Patent number: 7192864
    Abstract: The present invention discloses a method of fabricating interconnection lines for a semiconductor device. The method includes forming an interlayer insulating layer on a semiconductor substrate. A via hole is formed through the interlayer insulating layer. A via filling material is formed to fill the via hole. A photoresist pattern is formed on the via filling material. The via filling material and the interlayer insulating layer are anisotropically etched using the photoresist pattern as an etch mask to form a trench. A residual portion of the via filling material is removed using two wet etch processes. After removing the residual portion of the via filling material, a conductive layer pattern is formed in the via hole and the trench.
    Type: Grant
    Filed: February 4, 2005
    Date of Patent: March 20, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-Woo Lee, Hong-Jae Shin, Jae-Hak Kim, Young-Jin Wee, Seung-Jin Lee, Ki-Kwan Park
  • Patent number: 7183195
    Abstract: A method of fabricating dual damascene interconnections is provided. A dual damascene region is formed in a hybrid dielectric layer having a dielectric constant of 3.3 or less, and a carbon-free inorganic material is used as a via filler. The present invention improves electrical properties of dual damascene interconnections and minimizes defects.
    Type: Grant
    Filed: July 23, 2003
    Date of Patent: February 27, 2007
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Kyoung-woo Lee, Soo-geun Lee, Wan-jae Park, Jae-hak Kim, Hong-jae Shin
  • Publication number: 20060151593
    Abstract: A method and apparatus for displaying received data using a separate device that makes a user's receiving terminal, that has received only a unique code of data, transmit the unique code to a separate display device connected to the Internet, and which makes the display device access a server, in which the data is stored, and display the data corresponding to the unique code. The apparatus displays received data using a code generation unit for generating a first unique code that matches metadata received from a data server that stores the data and the metadata, a first communication unit for transmitting the first unique code to a receiving terminal, and a second communication unit for receiving a second unique code from a display device and transmitting the stored metadata that matches the first unique code to the display device if the first unique code corresponds to the second unique code.
    Type: Application
    Filed: January 4, 2006
    Publication date: July 13, 2006
    Inventor: Jae-hak Kim
  • Patent number: 7064059
    Abstract: There is provided a method of forming a dual damascene metal interconnection by employing a sacrificial metal oxide layer. The method includes preparing a semiconductor substrate. An interlayer insulating layer is formed on the semiconductor substrate, and a preliminary via hole is formed by patterning the interlayer insulating layer. A sacrificial via protecting layer is formed on the semiconductor substrate having the preliminary via hole to fill the preliminary via hole, and cover an upper surface of the interlayer insulating layer. A sacrificial metal oxide layer is formed on the sacrificial via protecting layer, the sacrificial metal oxide layer is patterned to form a sacrificial metal oxide pattern having an opening crossing over the preliminary via hole, and exposing the sacrificial via protecting layer.
    Type: Grant
    Filed: September 13, 2004
    Date of Patent: June 20, 2006
    Assignee: Samsung Electronics, Co., Ltd
    Inventors: Jae-Hak Kim, Young-Joon Moon, Kyoung-Woo Lee, Jeong-Wook Hwang
  • Patent number: 7041592
    Abstract: A method for forming a metal interconnection layer of a semiconductor device comprises forming a film including a material selective to a medium used in an ashing process on an interlayer insulating film. The method comprises transforming the film during the ashing process to form an interconnection pattern having a dual damascene structure. A dielectric material such as copper is deposited on the interconnection pattern, which is planarized through CMP, thereby forming a via contact having a single damascene structure without a recess therein.
    Type: Grant
    Filed: May 30, 2003
    Date of Patent: May 9, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-hak Kim, Soo-geun Lee, Kyung-woo Lee
  • Patent number: 7022600
    Abstract: In order to avoid a faulty pattern resulting from a photoresist tail being formed due to a step difference of an upper hard mask layer when a dual hard mask layer is used, a planarization layer is formed following patterning of the upper hard mask layer. In this manner, a photoresist pattern is formed without the creation of a photoresist tail. Alternatively, a single hard mask layer and a planarization layer are substituted for the dual lower hard mask layer and an upper hard mask layer, respectively. In this manner, it is therefore possible to form a photoresist pattern without a photoresist tail being formed during photolithographic processes. In order to prevent formation of a facet, the planarization layer is thickly formed or, alternatively, the hard mask layer is etched using the photoresist pattern.
    Type: Grant
    Filed: May 14, 2003
    Date of Patent: April 4, 2006
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Jae-Hak Kim, Soo-Geun Lee, Ki-Kwan Park, Kyoung-Woo Lee