Patents by Inventor Ji-Sang LEE

Ji-Sang LEE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170125128
    Abstract: A nonvolatile memory device with a memory cell array including a plurality of memory cells coupled to first through M-th wordlines and first through N-th bitlines (M>2, N>2), and a page buffer circuit including first through N-th page buffers that are coupled to the first through N-th bitlines, respectively, and generate first through N-th output data, respectively. A K-th page buffer includes first through L-th latches which generate read data by sampling a voltage of a K-th output line, which is discharged through a K-th bitline, at different sampling timings after a read voltage is applied to a P-th wordline (K?N, L>1, P?M). The K-th page buffer outputs the first output data if an error in the read data of the first latch is correctable.
    Type: Application
    Filed: July 12, 2016
    Publication date: May 4, 2017
    Inventors: JI-SANG LEE, SANG-SOO PARK, DONG-KYO SHIM
  • Publication number: 20170062059
    Abstract: A memory device, comprising: a memory cell array including a plurality of NAND strings, each NAND string including a plurality of memory cells respectively connected to a plurality of word lines vertically stacked on a substrate; and a control logic configured to generate a pre-programming control signal for memory cells of a first NAND string of the NAND strings such that, before erasing the memory cells of the first NAND string, pre-programming voltages applied to the word lines coupled to the corresponding memory cells of the first NAND string vary based on an operating characteristic of the corresponding memory cells.
    Type: Application
    Filed: August 23, 2016
    Publication date: March 2, 2017
    Inventors: Yoon KIM, Dong-chan KIM, Ji-sang LEE
  • Patent number: 9583197
    Abstract: A nonvolatile memory device includes memory cells stacked in a direction perpendicular to a substrate and further includes a first memory cell string connected between a selected bit line and a selected string selection line, a second memory cell string connected between the selected bit line and an unselected string selection line, and a third memory cell string connected to an unselected bit line. During a bit line setup section of a program operation, a ground voltage is provided to the selected bit line and a power supply voltage provided to the unselected string selection line is changed to the ground voltage.
    Type: Grant
    Filed: March 11, 2016
    Date of Patent: February 28, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Ji-Sang Lee
  • Publication number: 20170011799
    Abstract: A nonvolatile memory includes a memory cell array, a row decoder circuit, and a page buffer circuit. The row decoder circuit applies a turn-on voltage to string selection lines, which are connected to string selection transistors of a selected memory block, at a first precharge operation in response to a write command received from an external device. The page buffer circuit applies, in response to the write command, a first voltage to bit lines, which are connected to the string selection transistors, through a first precharge circuit at the first precharge operation regardless of loaded data and applies the first voltage and a second voltage to the bit lines through a second precharge circuit at a second precharge operation based on the loaded data. During the first precharge operation, write data is loaded onto the page buffer circuit.
    Type: Application
    Filed: January 15, 2016
    Publication date: January 12, 2017
    Inventors: JI-SANG LEE, DONGHUN KWAK, DAESEOK BYEON, CHIWEON YOON
  • Patent number: 9524782
    Abstract: A nonvolatile memory device, including a first latch unit and a nonvolatile memory cell, and a method of writing data in a nonvolatile memory device are provided. The method includes receiving a first writing command or a second writing command from outside of the nonvolatile memory device, and writing first data stored in the first latch unit in the nonvolatile memory cell in response to the first or second writing command. The first data is retained in the first latch unit until the writing of the first data stored in the first latch unit in the nonvolatile memory cell is completed.
    Type: Grant
    Filed: November 26, 2014
    Date of Patent: December 20, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sang Lee, Ki-Hwan Choi, Oh-Suk Kwon
  • Patent number: 9508424
    Abstract: In a program operation a plurality of memory cells are programmed depending on data stored in first and second data latches. Verification read operations are performed for the plurality of memory cells using different verification voltages respectively corresponding to different program states and collecting verification read results of the verification read operations. The first data latches and the second data latches are updated depending on the collected verification read results.
    Type: Grant
    Filed: March 31, 2015
    Date of Patent: November 29, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Ji-Sang Lee
  • Publication number: 20160293258
    Abstract: A nonvolatile memory device includes memory cells stacked in a direction perpendicular to a substrate and further includes a first memory cell string connected between a selected bit line and a selected string selection line, a second memory cell string connected between the selected bit line and an unselected string selection line, and a third memory cell string connected to an unselected bit line. During a bit line setup section of a program operation, a ground voltage is provided to the selected bit line and a power supply voltage provided to the unselected string selection line is changed to the ground voltage.
    Type: Application
    Filed: March 11, 2016
    Publication date: October 6, 2016
    Inventor: JI-SANG LEE
  • Patent number: 9378826
    Abstract: A nonvolatile memory device includes memory cells stacked in a direction perpendicular to a substrate and further includes a first memory cell string connected between a selected bit line and a selected string selection line, a second memory cell string connected between the selected bit line and an unselected string selection line, and a third memory cell string connected to an unselected bit line. During a bit line setup section of a program operation, a ground voltage is provided to the selected bit line and a power supply voltage provided to the unselected string selection line is changed to the ground voltage.
    Type: Grant
    Filed: April 24, 2015
    Date of Patent: June 28, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Ji-Sang Lee
  • Publication number: 20160071581
    Abstract: In a program operation a plurality of memory cells are programmed depending on data stored in first and second data latches. Verification read operations are performed for the plurality of memory cells using different verification voltages respectively corresponding to different program states and collecting verification read results of the verification read operations. The first data latches and the second data latches are updated depending on the collected verification read results.
    Type: Application
    Filed: March 31, 2015
    Publication date: March 10, 2016
    Inventor: JI-SANG LEE
  • Publication number: 20160027513
    Abstract: A nonvolatile memory device includes memory cells stacked in a direction perpendicular to a substrate and further includes a first memory cell string connected between a selected bit line and a selected string selection line, a second memory cell string connected between the selected bit line and an unselected string selection line, and a third memory cell string connected to an unselected bit line. During a bit line setup section of a program operation, a ground voltage is provided to the selected bit line and a power supply voltage provided to the unselected string selection line is changed to the ground voltage.
    Type: Application
    Filed: April 24, 2015
    Publication date: January 28, 2016
    Inventor: JI-SANG LEE
  • Publication number: 20160011779
    Abstract: An operating method of a nonvolatile memory device is provided which includes receiving a command and an address for a program operation of a first plane, and first data to be programmed at the first plane. A multi-plane dumping command is received after the first data is received, and a command and an address for a program operation of a second plane are received. Second data to be programmed at the second plane is received while a multi-plane dumping operation of the first data is conducted on the first plane.
    Type: Application
    Filed: June 18, 2015
    Publication date: January 14, 2016
    Inventor: Ji-Sang LEE
  • Patent number: 9183924
    Abstract: Methods of operating nonvolatile memory devices may include identifying one or more multi-bit nonvolatile memory cells in a nonvolatile memory device that have undergone unintentional programming from an erased state to an at least partially programmed state. Errors generated during an operation to program a first plurality of multi-bit nonvolatile memory cells may be detected by performing a plurality of reading operations to generate error detection data and then decoding the error detection data to identify specific cells having errors. A programmed first plurality of multi-bit nonvolatile memory cells and a force-bit data vector, which was modified during the program operation, may be read to support error detection. This data, along with data read from a page buffer associated with the first plurality of multi-bit nonvolatile memory cells, may then be decoded to identify which of the first plurality of multi-bit nonvolatile memory cells are unintentionally programmed cells.
    Type: Grant
    Filed: May 15, 2015
    Date of Patent: November 10, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sang Lee, Moosung Kim, Kihwan Choi
  • Publication number: 20150248930
    Abstract: Methods of operating nonvolatile memory devices may include identifying one or more multi-bit nonvolatile memory cells in a nonvolatile memory device that have undergone unintentional programming from an erased state to an at least partially programmed state. Errors generated during an operation to program a first plurality of multi-bit nonvolatile memory cells may be detected by performing a plurality of reading operations to generate error detection data and then decoding the error detection data to identify specific cells having errors. A programmed first plurality of multi-bit nonvolatile memory cells and a force-bit data vector, which was modified during the program operation, may be read to support error detection. This data, along with data read from a page buffer associated with the first plurality of multi-bit nonvolatile memory cells, may then be decoded to identify which of the first plurality of multi-bit nonvolatile memory cells are unintentionally programmed cells.
    Type: Application
    Filed: May 15, 2015
    Publication date: September 3, 2015
    Inventors: Ji-Sang Lee, Moosung Kim, Kihwan Choi
  • Patent number: 9053822
    Abstract: Methods of operating nonvolatile memory devices may include identifying one or more multi-bit nonvolatile memory cells in a nonvolatile memory device that have undergone unintentional programming from an erased state to an at least partially programmed state. Errors generated during an operation to program a first plurality of multi-bit nonvolatile memory cells may be detected by performing a plurality of reading operations to generate error detection data and then decoding the error detection data to identify specific cells having errors. A programmed first plurality of multi-bit nonvolatile memory cells and a force-bit data vector, which was modified during the program operation, may be read to support error detection. This data, along with data read from a page buffer associated with the first plurality of multi-bit nonvolatile memory cells, may then be decoded to identify which of the first plurality of multi-bit nonvolatile memory cells are unintentionally programmed cells.
    Type: Grant
    Filed: February 26, 2013
    Date of Patent: June 9, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sang Lee, Moosung Kim, Kihwan Choi
  • Publication number: 20150155046
    Abstract: A nonvolatile memory device, including a first latch unit and a nonvolatile memory cell, and a method of writing data in a nonvolatile memory device are provided. The method includes receiving a first writing command or a second writing command from outside of the nonvolatile memory device, and writing first data stored in the first latch unit in the nonvolatile memory cell in response to the first or second writing command. The first data is retained in the first latch unit until the writing of the first data stored in the first latch unit in the nonvolatile memory cell is completed.
    Type: Application
    Filed: November 26, 2014
    Publication date: June 4, 2015
    Inventors: JI-SANG LEE, KI-HWAN CHOI, OH-SUK KWON
  • Patent number: 9007839
    Abstract: A method of reading a nonvolatile memory device comprises applying a read voltage to a memory cell array to read selected memory cells, counting a number of the selected memory cells that have a threshold voltage higher or lower than the read voltage, and comparing the counted number with a reference value to determine a number of bits stored in the selected memory cells.
    Type: Grant
    Filed: June 12, 2013
    Date of Patent: April 14, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sang Lee, Moosung Kim
  • Patent number: 8976599
    Abstract: A method of programming a nonvolatile memory device comprises programming target memory cells among a plurality of memory cells connected to a wordline, performing a first sensing operation on the plurality of memory cells, and selectively performing a second sensing operation on the target memory cells based on a result of the first sensing operation.
    Type: Grant
    Filed: April 29, 2013
    Date of Patent: March 10, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Ji-Sang Lee
  • Patent number: 8811094
    Abstract: A non-volatile memory device, a data read method thereof and a recording medium are provided. The method includes receiving a data read command for a first word line in a memory cell array, reading data from a second word line adjacent to the first word line, and reading data from the first word line using a different voltage according to a state of the data read from the second word line. The number of read voltages used to distinguish an erased state and a first programmed state is greater than the number of read voltages used to distinguish a second programmed state and a third programmed state.
    Type: Grant
    Filed: June 21, 2012
    Date of Patent: August 19, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sang Lee, Ki Hwan Choi
  • Patent number: 8717822
    Abstract: In one embodiment, the method includes receiving a request to read data stored in a first memory cell associated with a first word line, and performing a first read operation on at least one memory cell associated with a second word line in response to the request. The second word line follows the first word line in a word line programming order, and the first read operation is performed over a first time period. The method further includes performing a second read operation on the first memory cell based on output from the first read operation. The second read operation is performed for a second time period, and the first time period is shorter than the second time period if output from performing the first read operation indicates the first memory cell is not coupled.
    Type: Grant
    Filed: September 11, 2013
    Date of Patent: May 6, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sang Lee, Kihwan Choi
  • Patent number: 8694720
    Abstract: A method programming multi-bit data to multi-level non-volatile memory cells (MLC) includes; programming a first page of data to the MLC, programming a first page flag to an initial first flag state in response in the programming of the first page, programming a second page of data to the MLC, in response to programming the second page, determining whether the first page has been programmed and if the first page has been programmed, programming the first page flag to a final first flag state different from the initial first flag state in response to programming of the second page, and if the first page has not been programmed, inhibiting programming of the first page flag during programming of the second page.
    Type: Grant
    Filed: December 27, 2011
    Date of Patent: April 8, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Sang Lee, Joonsuc Jang, Sang-Hyun Joo