Patents by Inventor Jin-Taek Park

Jin-Taek Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110117713
    Abstract: An integrated circuit includes flash memory cells, and peripheral circuitry including low voltage transistors (LVT) and high voltage transistors (HVT). The integrated circuit includes a tunnel barrier layer comprising SiON, SiN or other high-k material. The tunnel barrier layer may comprise a part of the gate dielectric of the HVTs. The tunnel barrier layer may constitute the entire gate dielectric of the HVTs. The corresponding tunnel barrier layer may be formed between or upon shallow trench isolation (STIs). Therefore, the manufacturing efficiency of a driver chip IC may be increased.
    Type: Application
    Filed: December 28, 2010
    Publication date: May 19, 2011
    Inventors: Jin-Taek Park, Young-Woo Park, Jang-Hyun You, Jung-Dal Choi
  • Publication number: 20110101439
    Abstract: An interconnection structure for a semiconductor device includes an inter-level insulation layer disposed on a semiconductor substrate. First contact constructions penetrate the inter-level insulation layer. Second contact constructions penetrate the inter-level insulation layer. Metal interconnections connect the first contact constructions to the second contact constructions on the inter-level insulation layer. The first contact constructions include first and second plugs stacked in sequence and the second contact constructions include the second plug.
    Type: Application
    Filed: January 10, 2011
    Publication date: May 5, 2011
    Inventors: Jin-Taek Park, Jong-Ho Park, Sung-Hoi Hur, Hyun-Suk Kim
  • Publication number: 20110084329
    Abstract: A non-volatile memory device includes a semiconductor layer including a cell region and a peripheral region, a cell region gate structure disposed in the cell region of the semiconductor layer, and wherein the cell region gate structure includes a tunneling insulating layer and a first blocking insulating layer, a second blocking insulating layer, and a third blocking insulating layer. The non-volatile memory device further includes a peripheral region gate structure formed in the peripheral region of the semiconductor layer. The peripheral region gate structure includes a first peripheral region insulating layer including a same material as a material included in the tunneling insulating layer and a second peripheral region insulating layer including a same material as a material included in the third blocking insulating layer.
    Type: Application
    Filed: February 26, 2010
    Publication date: April 14, 2011
    Inventors: Jang-hyun YOU, Jin-taek Park, Young-woo Park, Jung-dal Choi
  • Publication number: 20110079838
    Abstract: A method of fabricating a semiconductor device includes forming a fin-shaped active region including opposing sidewalls and a surface therebetween protruding from a substrate, forming a gate structure on the surface of the active region, and performing an ion implantation process to form source/drain regions in the active region at opposite sides of the gate structure. The source/drain regions respectively include a first impurity region in the surface of the active region and second impurity regions in the opposing sidewalls of the active region. The first impurity region has a doping concentration that is greater than that of the second impurity regions. Related devices are also discussed.
    Type: Application
    Filed: December 7, 2010
    Publication date: April 7, 2011
    Inventors: Chang-Hyun Lee, Jung-Dal Choi, Chang-Seok Kang, Jin-Taek Park, Byeong-In Choe
  • Patent number: 7871921
    Abstract: An interconnection structure for a semiconductor device includes an inter-level insulation layer disposed on a semiconductor substrate. First contact constructions penetrate the inter-level insulation layer. Second contact constructions penetrate the inter-level insulation layer. Metal interconnections connect the first contact constructions to the second contact constructions on the inter-level insulation layer. The first contact constructions include first and second plugs stacked in sequence and the second contact constructions include the second plug.
    Type: Grant
    Filed: December 22, 2004
    Date of Patent: January 18, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Taek Park, Jong-Ho Park, Sung-Hoi Hur, Hyun-Suk Kim
  • Patent number: 7872295
    Abstract: An integrated circuit includes flash memory cells, and peripheral circuitry including low voltage transistors (LVT) and high voltage transistors (HVT). The integrated circuit includes a tunnel barrier layer comprising SiON, SiN or other high-k material. The tunnel barrier layer may comprise a part of the gate dielectric of the HVTs. The tunnel barrier layer may constitute the entire gate dielectric of the HVTs. The corresponding tunnel barrier layer may be formed between or upon shallow trench isolation (STIs). Therefore, the manufacturing efficiency of a driver chip IC may be increased.
    Type: Grant
    Filed: February 9, 2009
    Date of Patent: January 18, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Taek Park, Young-Woo Park, Jang-Hyun You, Jung-Dal Choi
  • Patent number: 7867883
    Abstract: A method of fabricating a semiconductor device includes forming a fin-shaped active region including opposing sidewalls and a surface therebetween protruding from a substrate, forming a gate structure on the surface of the active region, and performing an ion implantation process to form source/drain regions in the active region at opposite sides of the gate structure. The source/drain regions respectively include a first impurity region in the surface of the active region and second impurity regions in the opposing sidewalls of the active region. The first impurity region has a doping concentration that is greater than that of the second impurity regions. Related devices are also discussed.
    Type: Grant
    Filed: June 26, 2008
    Date of Patent: January 11, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chang-Hyun Lee, Jung-Dal Choi, Chang-Seok Kang, Jin-Taek Park, Byeong-In Choe
  • Patent number: 7799645
    Abstract: An embodiment of a semiconductor device includes a substrate including a cell region and a peripheral region; a cell gate pattern on the cell region; and a peripheral gate pattern on the peripheral region, wherein a first cell insulation layer, a second cell insulation layer, and a third cell insulation layer may be between the substrate and the cell gate pattern, a first peripheral insulation layer, a second peripheral insulation layer, and a third peripheral insulation layer may be between the substrate and the peripheral gate pattern, and the second cell insulation layer and the third cell insulation layer include the same material as the respective second peripheral insulation layer and third peripheral insulation layer.
    Type: Grant
    Filed: September 11, 2008
    Date of Patent: September 21, 2010
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Jung-Dal Choi, Young-Woo Park, Jin-Taek Park, Chung-Il Hyun
  • Publication number: 20090315099
    Abstract: An integrated circuit includes flash memory cells, and peripheral circuitry including low voltage transistors (LVT) and high voltage transistors (HVT). The integrated circuit includes a tunnel barrier layer comprising SiON, SiN or other high-k material. The tunnel barrier layer may comprise a part of the gate dielectric of the HVTs. The tunnel barrier layer may constitute the entire gate dielectric of the HVTs. The corresponding tunnel barrier layer may be formed between or upon shallow trench isolation (STIs). Therefore, the manufacturing efficiency of a driver chip IC may be increased.
    Type: Application
    Filed: February 9, 2009
    Publication date: December 24, 2009
    Inventors: Jin-Taek Park, Young-Woo Park, Jang-Hyun You, Jung-Dal Choi
  • Publication number: 20090212340
    Abstract: A gate electrode line which extends in a second direction crossing a first direction on a substrate including an active region which is defined by a device isolation layer and extends in the first direction and a charge trap layer disposed between the active region and the gate electrode line, wherein a bottom surface of the gate electrode line disposed on the device isolation layer is lower than a top surface of the charge trap layer disposed on the active region and higher than a top surface of the active region.
    Type: Application
    Filed: February 25, 2009
    Publication date: August 27, 2009
    Inventors: Chang-Hyun Lee, Young-Woo Park, Jung-Dal Choi, Chang-Seok Kang, Jin-Taek Park
  • Publication number: 20090159959
    Abstract: A charge trap flash (CTF) memory cell and manufacturing method include a semiconductor substrate and an isolation region and an active region being formed in the substrate. A tunneling layer, a charge trapping layer and a blocking layer are formed on the isolation region and the active region. A resistance layer is formed on the blocking layer over the isolation region. The resistance layer prevents or substantially reduces trapping of electrons at the edges of the active region, i.e., the edge effect. As a result, after programming of the devices, the threshold voltages of the programmed cells are substantially uniform throughout the cells. This results in improved reliability of the devices.
    Type: Application
    Filed: November 10, 2008
    Publication date: June 25, 2009
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jin-Taek Park, Jungdal Choi
  • Patent number: 7547942
    Abstract: A nonvolatile memory device includes a semiconductor substrate including a cell region and a peripheral circuit region, a cell gate on the cell region, and a peripheral circuit gate on the peripheral circuit region, wherein the cell gate includes a charge storage insulating layer on the semiconductor substrate, a gate electrode on the charge storage insulating layer, and a conductive layer on the gate electrode, and the peripheral circuit gate includes a gate insulating layer on the semiconductor substrate, a semiconductor layer on the gate insulating layer, an ohmic layer on the semiconductor layer, and the conductive layer on the ohmic layer.
    Type: Grant
    Filed: February 23, 2007
    Date of Patent: June 16, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Hun Jeon, Chang-Seok Kang, Jung-Dal Choi, Jin-Taek Park, Woong-Hee Sohn, Won-Seok Jung
  • Publication number: 20090085096
    Abstract: Provided are nonvolatile memory devices and methods of forming nonvolatile memory devices. Nonvolatile memory devices include a device isolation layer that defines an active region in a substrate. Nonvolatile memory devices further include a first insulating layer, a nonconductive charge storage pattern, a second insulating layer and a control gate line that are sequentially disposed on the active region. The charge storage pattern includes a horizontal portion and a protrusion disposed on an upper portion of an edge of the horizontal portion.
    Type: Application
    Filed: September 26, 2008
    Publication date: April 2, 2009
    Inventors: Jin-Taek Park, Won-Seok Jung
  • Publication number: 20090072298
    Abstract: An embodiment of a semiconductor device includes a substrate including a cell region and a peripheral region; a cell gate pattern on the cell region; and a peripheral gate pattern on the peripheral region, wherein a first cell insulation layer, a second cell insulation layer, and a third cell insulation layer may be between the substrate and the cell gate pattern, a first peripheral insulation layer, a second peripheral insulation layer, and a third peripheral insulation layer may be between the substrate and the peripheral gate pattern, and the second cell insulation layer and the third cell insulation layer include the same material as the respective second peripheral insulation layer and third peripheral insulation layer.
    Type: Application
    Filed: September 11, 2008
    Publication date: March 19, 2009
    Inventors: Jung-Dal Choi, Young-Woo Park, Jin-Taek Park, Chung-il Hyun
  • Publication number: 20090001451
    Abstract: A method of fabricating a semiconductor device includes forming a fin-shaped active region including opposing sidewalls and a surface therebetween protruding from a substrate, forming a gate structure on the surface of the active region, and performing an ion implantation process to form source/drain regions in the active region at opposite sides of the gate structure. The source/drain regions respectively include a first impurity region in the surface of the active region and second impurity regions in the opposing sidewalls of the active region. The first impurity region has a doping concentration that is greater than that of the second impurity regions. Related devices are also discussed.
    Type: Application
    Filed: June 26, 2008
    Publication date: January 1, 2009
    Inventors: Chang-Hyun Lee, Jung-Dal Choi, Chang-Seok Kang, Jin-Taek Park, Byeong-In Choe
  • Publication number: 20080105918
    Abstract: A nonvolatile memory device includes a semiconductor substrate including a cell region and a peripheral circuit region, a cell gate on the cell region, and a peripheral circuit gate on the peripheral circuit region, wherein the cell gate includes a charge storage insulating layer on the semiconductor substrate, a gate electrode on the charge storage insulating layer, and a conductive layer on the gate electrode, and the peripheral circuit gate includes a gate insulating layer on the semiconductor substrate, a semiconductor layer on the gate insulating layer, an ohmic layer on the semiconductor layer, and the conductive layer on the ohmic layer.
    Type: Application
    Filed: February 23, 2007
    Publication date: May 8, 2008
    Inventors: Sang-Hun Jeon, Chang-Seok Kang, Jung-Dal Choi, Jin-Taek Park, Woong-Hee Sohn, Won-Seok Jung
  • Publication number: 20080013377
    Abstract: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Moreover, the first ground select line may be between the second ground select line and the first plurality of word lines, and the second ground select line may be between the first ground select line and the second plurality of word lines.
    Type: Application
    Filed: March 28, 2007
    Publication date: January 17, 2008
    Inventors: Jong-Sun Sel, Jung-Dal Choi, Young-Woo Park, Jin-Taek Park
  • Patent number: 7195966
    Abstract: Methods of fabricating semiconductor devices are provided. Transistors are provided on a semiconductor substrate. A first interlayer insulating layer is provided on the transistors. A second interlayer insulating layer is provided on the first interlayer insulating layer. The second interlayer insulating layer defines a trench such that at least a portion of an upper surface of the first interlayer insulating layer is exposed. A resistor pattern is provided in the trench such that the at least a portion of the resistor pattern contacts the exposed portion of the first interlayer insulating layer. Related methods are also provided.
    Type: Grant
    Filed: December 14, 2004
    Date of Patent: March 27, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Taek Park, Jung-Dal Choi, Jung-Young Lee, Hyun-Suk Kim
  • Publication number: 20060054953
    Abstract: Memory devices include a semiconductor substrate and a device isolation layer in the substrate and defining a cell region and a resistance region. A resistance pattern is disposed on the device isolation layer in the resistance region. An interlayer insulating layer is on the resistance pattern and a resistance contact hole with a contact plug therein extends through the interlayer insulating layer and exposes the resistance pattern. A conductive pad pattern is interposed between the resistance pattern and the device isolation layer that is electrically connected to the resistance pattern. The conductive pad pattern is positioned between the resistance contact hole and the device isolation layer and has a planar area greater than a planar area of the resistance pattern exposed by the resistance contact hole. The conductive pad pattern and the resistance pattern define a resistor of the memory device having a greater thickness in a region including the conductive pad pattern.
    Type: Application
    Filed: September 8, 2005
    Publication date: March 16, 2006
    Inventors: Suk-Joon Son, Jin-Taek Park, Jong-Ho Park
  • Publication number: 20060022276
    Abstract: Methods of forming a semiconductor device can include forming a first conductive layer of a gate electrode on a substrate of a device and forming a second conductive layer of a resistor, that is different than the first conductive layer, on the substrate spaced-apart from the gate electrode. Related devices are also disclosed.
    Type: Application
    Filed: December 28, 2004
    Publication date: February 2, 2006
    Inventors: Jin-taek Park, Jung-dal Choi, Sung-hoi Hur, Joon-hee Lee