Patents by Inventor Jose M. Cruz

Jose M. Cruz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6748068
    Abstract: A method and apparatus permit handling of unwanted calls from callers such as telemarketers, when caller identification is provided. In one embodiment, the called party adds the caller identification information for the telemarketer to a personal list after receiving the unwanted call. Subsequent calls from the telemarketer are intercepted. In a second embodiment, the called party identifies the telemarketer by detecting the caller identification information before answering the call. By providing a screen listing indication, the caller identification information is added to the called party's personal list before the call is completed, permitting the call to be intercepted and while future calls from the telemarketer to be intercepted.
    Type: Grant
    Filed: March 27, 2000
    Date of Patent: June 8, 2004
    Assignee: SBC Properties, L.P.
    Inventors: Patrick J. Walsh, Theodore J. Myers, Jose M. Cruz, Bruce E. Stuckman, John G. Rauch
  • Patent number: 6674839
    Abstract: A performance of a telecommunication feature for a telecommunication customer is monitored. Based on the monitored performance, if an estimate of future performance of the telecommunication feature for the telecommunication customer is determined to be unfavorable, the telecommunication customer is informed of same.
    Type: Grant
    Filed: September 27, 1999
    Date of Patent: January 6, 2004
    Assignee: SBC Properties, LP
    Inventors: Edmond W. Israelski, Robert Wesley Bossemeyer, Jr., Jordan Howard Light, Denise Violetta Kagan, Jose M. Cruz, Bruce Edward Stuckman, Raymond Walden Bennett, III, Michael Steven Pickard, Barry James Sullivan, Richard Peter Krupka, Philip Martin Stebbings
  • Publication number: 20030156705
    Abstract: A telecommunication product demonstration system is comprised of three major components, including customer facility equipment, sales agent facility equipment, and telecommunication service simulation equipment. The system allows a sales agent to demonstrate various long distance services and telecommunications services to potential customers.
    Type: Application
    Filed: March 12, 2003
    Publication date: August 21, 2003
    Inventors: Raymond Walden Bennett, Robert Wesley Bossemeyer, Michael Steven Pickard, Jordan Howard Light, Barry James Sullivan, Edmond W. Israelski, Denise Violetta Kagan, Richard Peter Krupka, Jose M. Cruz, Philip Martin Stebbings, Bruce Edward Stuckman
  • Patent number: 6603853
    Abstract: A telecommunication product demonstration system is comprised of three major components, including customer facility equipment, sales agent facility equipment, and telecommunication service simulation equipment. The system allows a sales agent to demonstrate various long distance services and telecommunications services to potential customers.
    Type: Grant
    Filed: August 27, 1999
    Date of Patent: August 5, 2003
    Assignee: Ameritech Corporation
    Inventors: Raymond Walden Bennett, III, Robert Wesley Bossemeyer, Jr., Michael Steven Pickard, Jordan Howard Light, Barry James Sullivan, Edmond W. Israelski, Denise Violetta Kagan, Richard Peter Krupka, Jose M. Cruz, Philip Martin Stebbings, Bruce Edward Stuckman
  • Patent number: 6597593
    Abstract: A power converter within an integrated circuit (“IC”) for providing DC power to one or more function circuit, where the power converter has a transformer circuit for receiving an AC power signal and for supplying a transformed AC power signal. A converter circuit receives the transformed AC power signal and then converts the signal into a DC power signal supplied to one or more function circuit. The transformed AC power signal might either be stepped up or stepped down. The transformer circuit might comprise two coils, where a first coil is magnetically coupled to a second coil. The first coil is a first spiral and the second coil is a second spiral wherein an insulating material layer is disposed between the first spiral and the second spiral. The transformer circuit might include transformers connected in parallel or in series and may further be connected correspondingly to more than one converter circuit coupled in parallel.
    Type: Grant
    Filed: July 12, 2000
    Date of Patent: July 22, 2003
    Assignee: Sun Microsystems, Inc.
    Inventors: José M. Cruz, Robert J. Bosnyak, Shwetabh Verma
  • Publication number: 20030078749
    Abstract: A memory module for storing data. The memory module includes: a circuit board that has a plurality of electrical terminals; a volatile memory device that is mounted on the circuit board; and a radio transmitter that is mounted on the circuit board. The radio transmitter is operable to transmit information.
    Type: Application
    Filed: October 18, 2001
    Publication date: April 24, 2003
    Inventors: Hans Eberle, Jose M. Cruz-Albrecht, Neil C. Wilhelm
  • Patent number: 6552588
    Abstract: One embodiment of the present invention provides a system for generating a pseudo-random non-periodic digital sequence. The system operates by receiving a non-periodic signal at a data input of a flip-flop. This non-periodic signal is sampled at the flip-flop with a clock signal, thereby producing the pseudo-random non-periodic digital sequence at the output of the flip-flop.
    Type: Grant
    Filed: October 5, 2001
    Date of Patent: April 22, 2003
    Assignee: Sun Microsystems, Inc.
    Inventor: Jose M. Cruz-Albrecht
  • Publication number: 20030067336
    Abstract: One embodiment of the present invention provides a system for generating a pseudo-random non-periodic digital sequence. The system operates by receiving a non-periodic signal at a data input of a flip-flop. This non-periodic signal is sampled at the flip-flop with a clock signal, thereby producing the pseudo-random non-periodic digital sequence at the output of the flip-flop.
    Type: Application
    Filed: October 5, 2001
    Publication date: April 10, 2003
    Inventor: Jose M. Cruz-Albrecht
  • Patent number: 6526552
    Abstract: A clamping circuit which is connected to each long line, preferably adjacent the receiver. The clamping circuit biases the long line at the trigger threshold of the receiver. Thus, instead of amplifying the signal as a repeater will do, the present invention clamps the line to the threshold, thus allowing a faster response since the line doesn't have to be charged or discharged from a lower or higher level to the threshold. This thus speeds up the transition at the receiver without requiring a repeater or a keeper.
    Type: Grant
    Filed: October 25, 2000
    Date of Patent: February 25, 2003
    Assignee: Sun Microsystems, Inc.
    Inventors: Robert J. Bosnyak, Jose M. Cruz, Robert J. Drost
  • Patent number: 6515501
    Abstract: An improved signal buffer configuration has been developed for transmitting communication signals across line traces between ICs on a printed circuit board, printed wiring board, multi-chip module, integrated circuit carrier or package, or other interconnect substrate. For example, in some realizations, multiple ICs having mismatched input and output impedances are mounted on an printed circuit board and communicate with each other via line traces. A signal buffer IC is placed in-line with the connecting line trace. The buffer is sized to fit within the pitch spacing of the line trace and contains an input impedance control circuit and an output impedance control circuit. These impedance control circuits are adapted to receive a control signal to set the input and output impedances of the buffer to correspond to the impedances of the connecting line traces. In this manner, the impedances between the ICs connected by this line trace are effectively matched and transmission line errors between them are reduced.
    Type: Grant
    Filed: June 1, 2001
    Date of Patent: February 4, 2003
    Assignee: Sun Microsystems, Inc.
    Inventors: Robert J. Bosnyak, Jose M. Cruz-Albrecht
  • Publication number: 20020183009
    Abstract: One embodiment of the present invention provides a system that facilitates communicating between integrated circuit devices within a computing system. The system includes integrated circuit devices with an individual radio port coupled to each integrated circuit device. Each radio port includes a transmitting mechanism that is configured to generate radio signals in response to commands from the integrated circuit device. An antenna is coupled to the radio port to transmit the radio signal generated by the transmitting mechanism and to detect a response to the radio signal. Each radio port also includes a receiving mechanism to receive responses from the antenna and pass the responses to the integrated circuit device.
    Type: Application
    Filed: June 1, 2001
    Publication date: December 5, 2002
    Inventors: Jose M. Cruz-Albrecht, Hans Eberle, Neil C. Wilhelm
  • Publication number: 20020180517
    Abstract: An improved signal buffer configuration has been developed for transmitting communication signals across line traces between ICs on a printed circuit board, printed wiring board, multi-chip module, integrated circuit carrier or package, or other interconnect substrate. For example, in some realizations, multiple ICs having mismatched input and output impedances are mounted on an printed circuit board and communicate with each other via line traces. A signal buffer IC is placed in-line with the connecting line trace. The buffer is sized to fit within the pitch spacing of the line trace and contains an input impedance control circuit and an output impedance control circuit. These impedance control circuits are adapted to receive a control signal to set the input and output impedances of the buffer to correspond to the impedances of the connecting line traces. In this manner, the impedances between the ICs connected by this line trace are effectively matched and transmission line errors between them are reduced.
    Type: Application
    Filed: June 1, 2001
    Publication date: December 5, 2002
    Applicant: Sun Microsystems, Inc.
    Inventors: Robert J. Bosnyak, Jose M. Cruz-Albrecht
  • Patent number: 6437653
    Abstract: One embodiment of the present invention provides an inductor with a variable inductance within a semiconductor chip. This inductor includes a primary spiral composed of a conductive material embedded within the semiconductor chip to provide a source of variable inductance. It also includes a control spiral composed of the conductive material vertically displaced from the primary spiral in neighboring layers of the semiconductor chip. This control spiral is magnetically coupled with the primary spiral so that changing a control current through the control spiral induces a change in inductance through the primary spiral. The inductor also includes a controllable current source coupled to the control spiral that is configured to provide the control current. One embodiment of the present invention includes a core surrounding the primary spiral and the control spiral in the semiconductor chip.
    Type: Grant
    Filed: September 28, 2000
    Date of Patent: August 20, 2002
    Assignee: Sun Microsystems, Inc.
    Inventors: Jose M. Cruz, Bodo K. Parady
  • Patent number: 6414538
    Abstract: A low-pass filter to filter the internal bias voltages. It is connected locally at the bias voltage input of each bias current source the low-pass filter reduces the AC overshoot oscillations of a local bias voltage generated by the bias voltage generator upon a changing in the amount of current sourced by other current sources. A single bias voltage generator is connected to a bias voltage input of a number of bias current sources. Each current source has a low pass filter to filter the bias voltage.
    Type: Grant
    Filed: October 6, 2000
    Date of Patent: July 2, 2002
    Assignee: Sun Microsystems, Inc.
    Inventors: Robert J. Bosnyak, Jose M. Cruz
  • Publication number: 20020071526
    Abstract: A performance of a telecommunication feature for a telecommunication customer is monitored. Based on the monitored performance, if an estimate of future performance of the telecommunication feature for the telecommunication customer is determined to be unfavorable, the telecommunication customer is informed of same.
    Type: Application
    Filed: September 27, 1999
    Publication date: June 13, 2002
    Inventors: EDMOND W. ISRAELSKI, ROBERT WESLEY BOSSEMEYER, JORDAN HOWARD LIGHT, DENISE VIOLETTA KAGAN, JOSE M. CRUZ, BRUCE EDWARD STUCKMAN, RAYMOND WALDEN BENNETT, MICHAEL STEVEN PICKARD, BARRY JAMES SULLIVAN, RICHARD PETER KRUPKA, PHILIP MARTIN STEBBINGS
  • Patent number: 6404260
    Abstract: One embodiment of the present invention provides a system that uses a non-periodic signal to modulate the period of a clock signal. The system includes a latch with a latch input, a latch output and a clock input. Asserting the clock input of the latch causes a data value at the latch input to be stored into the latch, and to thereby appear at the latch output. The system also includes an inverting delay circuit that receives the clock signal from the latch output and generates an inverted and delayed clock signal, which feeds back into the input of the latch. The clock input of the latch is coupled to the non-periodic signal, so that the non-periodic signal is used to latch the inverted and delayed clock signal, so that the clock signal changes at a non-periodic interval. In one embodiment of the present invention, the inverting delay circuit includes a chain of an odd number of inverters.
    Type: Grant
    Filed: February 13, 2001
    Date of Patent: June 11, 2002
    Assignee: Sun Microsystems, Inc.
    Inventor: Jose M. Cruz-Albrecht
  • Patent number: 6396316
    Abstract: A clock buffer circuit utilizing an LC circuit for jitter reduction. The circuit includes a differential amplifier that is coupled to a buffer stage. The output of the buffer circuit comprises the buffer stage output. An inductor and capacitor are coupled between the buffer stage output and ground. The values of the inductor and capacitor are specified such that the resonant frequency of the LC circuit corresponds to the nominal clock frequency. The entire buffer circuit including the capacitor and inductor may be fabricated on an integrated circuit. Alternatively the capacitor and/or inductor may comprise discrete components that are coupled to the buffer stage output. Additionally, multiple capacitors and/or inductors may be fabricated on the integrated circuit to permit the resonant frequency of the LC circuit to be adjusted to match the nominal clock frequency.
    Type: Grant
    Filed: September 21, 2000
    Date of Patent: May 28, 2002
    Assignee: Sun Microsystems, Inc.
    Inventors: Jose M. Cruz, Robert J. Bosnyak
  • Patent number: 6384642
    Abstract: In an input receiver circuit includes a signal input for receiving a signal input to a chip, a chip output for supplying a buffered signal to circuitry on the chip and a positive feedback circuit coupled between the chip output and the signal input. The positive feedback circuit might comprise a first inverter having an input coupled to the signal input, a second inverter having an input coupled to an output of the first inverter, wherein an output of the second inverter provides the chip output, and an inverting buffer having an input coupled to the output of the second inverter and an output coupled to the signal input.
    Type: Grant
    Filed: October 6, 2000
    Date of Patent: May 7, 2002
    Assignee: Sun Microsystems, Inc.
    Inventors: Robert J. Bosnyak, José M. Cruz, Robert J. Drost
  • Patent number: 6373304
    Abstract: An improved loop filter contains an active device which maintains a phase lock loop's zero frequency to bandwidth ratio substantially constant with changes in the incoming frequency. It does this by maintaining filter resistance proportional to the inverse square root of the filter current, and without requiring duplicates of circuit elements. Constructed in this way a phase lock loop can be achieved which has a wide operating frequency range and low tracking jitter.
    Type: Grant
    Filed: October 2, 1997
    Date of Patent: April 16, 2002
    Inventors: Robert J. Drost, Robert J. Bosnyak, Jose M. Cruz
  • Patent number: 6362678
    Abstract: An improved output driver for HSTL includes a bias control transistor to absorb current leaking through the base-collector capacitance of the drive transistor and maintain the base voltage on the drive transistor. The bias control transistor is biased by a series network coupled between a base of the bias control transistor and ground, which keeps the bias control transistor at a bias near its turn-on bias, with a feedback capacitor coupled between the output and the base of the bias control transistor to turn on the bias control transistor when the output rises.
    Type: Grant
    Filed: December 21, 1999
    Date of Patent: March 26, 2002
    Assignee: Sun Microsystems, Inc.
    Inventors: Robert J. Bosnyak, José M. Cruz