Patents by Inventor Kelin J. Kuhn

Kelin J. Kuhn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9472613
    Abstract: Techniques are disclosed for converting a strain-inducing semiconductor buffer layer into an electrical insulator at one or more locations of the buffer layer, thereby allowing an above device layer to have a number of benefits, which in some embodiments include those that arise from being grown on a strain-inducing buffer and having a buried electrical insulator layer. For instance, having a buried electrical insulator layer (initially used as a strain-inducing buffer during fabrication of the above active device layer) between the Fin and substrate of a non-planar integrated transistor circuit may simultaneously enable a low-doped Fin with high mobility, desirable device electrostatics and elimination or otherwise reduction of substrate junction leakage. Also, the presence of such an electrical insulator under the source and drain regions may further significantly reduce junction leakage. In some embodiments, substantially the entire buffer layer is converted to an electrical insulator.
    Type: Grant
    Filed: September 3, 2015
    Date of Patent: October 18, 2016
    Assignee: INTEL CORPORATION
    Inventors: Annalisa Cappellani, Van H. Le, Glenn A. Glass, Kelin J. Kuhn, Stephen M. Cea
  • Publication number: 20160276347
    Abstract: Techniques and methods related to dual strained cladding layers for semiconductor devices, and systems incorporating such semiconductor devices.
    Type: Application
    Filed: December 16, 2013
    Publication date: September 22, 2016
    Inventors: Stephen M. CEA, Roza KOTLYAR, Harold W. KENNEL, Kelin J. KUHN, Tahir GHANI
  • Publication number: 20160276484
    Abstract: Non-planar semiconductor devices having hybrid geometry-based active regions are described. For example, a semiconductor device includes a hybrid channel region including a nanowire portion disposed above an omega-FET portion disposed above a fin-FET portion. A gate stack is disposed on exposed surfaces of the hybrid channel region. The gate stack includes a gate dielectric layer and a gate electrode disposed on the gate dielectric layer. Source and drain regions are disposed on either side of the hybrid channel region.
    Type: Application
    Filed: December 19, 2013
    Publication date: September 22, 2016
    Inventors: Seiyon KIM, Rafael RIOS, Fahmida FERDOUSI, Kelin J. KUHN
  • Publication number: 20160260802
    Abstract: Techniques are disclosed for customization of nanowire transistor devices to provide a diverse range of channel configurations and/or material systems within the same integrated circuit die. In accordance with one example embodiment, sacrificial fins are removed and replaced with custom material stacks of arbitrary composition and strain suitable for a given application. In one such case, each of a first set of the sacrificial fins is recessed or otherwise removed and replaced with a p-type layer stack, and each of a second set of the sacrificial fins is recessed or otherwise removed and replaced with an n-type layer stack. The p-type layer stack can be completely independent of the process for the n-type layer stack, and vice-versa. Numerous other circuit configurations and device variations are enabled using the techniques provided herein.
    Type: Application
    Filed: May 16, 2016
    Publication date: September 8, 2016
    Applicant: INTEL CORPORATION
    Inventors: GLENN A. GLASS, KELIN J. KUHN, SEIYON KIM, ANAND S. MURTHY, DANIEL B. AUBERTINE
  • Patent number: 9425212
    Abstract: Isolated and bulk semiconductor devices formed on a same bulk substrate and methods to form such devices are described. For example, a semiconductor structure includes a first semiconductor device having a first semiconductor body disposed on a bulk substrate. The first semiconductor body has an uppermost surface with a first horizontal plane. The semiconductor structure also includes a second semiconductor device having a second semiconductor body disposed on an isolation pedestal. The isolation pedestal is disposed on the bulk substrate. The second semiconductor body has an uppermost surface with a second horizontal plane. The first and second horizontal planes are co-planar.
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: August 23, 2016
    Assignee: Intel Corporation
    Inventors: Annalisa Cappellani, Kelin J. Kuhn, Rafael Rios, Harry Gomez
  • Publication number: 20160240616
    Abstract: Techniques and methods related to strained NMOS and PMOS devices without relaxed substrates, systems incorporating such semiconductor devices, and methods therefor.
    Type: Application
    Filed: December 16, 2013
    Publication date: August 18, 2016
    Inventors: Stephen M. CEA, Roza KOTLYAR, Harold W. KENNEL, Anand S. MURTHY, Glenn A. GLASS, Kelin J. KUHN, Tahir GHANI
  • Patent number: 9412872
    Abstract: Tunneling field effect transistors (TFETs) for CMOS architectures and approaches to fabricating N-type and P-type TFETs are described. For example, a tunneling field effect transistor (TFET) includes a homojunction active region disposed above a substrate. The homojunction active region includes a relaxed Ge or GeSn body having an undoped channel region therein. The homojunction active region also includes doped source and drain regions disposed in the relaxed Ge or GeSn body, on either side of the channel region. The TFET also includes a gate stack disposed on the channel region, between the source and drain regions. The gate stack includes a gate dielectric portion and gate electrode portion.
    Type: Grant
    Filed: October 22, 2014
    Date of Patent: August 9, 2016
    Assignee: Intel Corporation
    Inventors: Roza Kotlyar, Stephen M. Cea, Gilbert Dewey, Benjamin Chu-Kung, Uygar E. Avci, Rafael Rios, Anurag Chaudhry, Thomas D. Linton, Jr., Ian A. Young, Kelin J. Kuhn
  • Publication number: 20160211322
    Abstract: A nanowire transistor of the present description may be produced with internal spacers formed by using sacrificial spacers during the fabrication thereof. Once the nanowire transistor is formed, the sacrificial spacers, which are position between the transistor gate and the source and drains (respectively), may be removed. The sacrificial material between channel nanowires of the nanowire transistor may then be removed and a dielectric material may be deposited to fill the spaces between the channel nanowires. The dielectric material not between the channel nanowires may be removed to form the internal spacers. External spacers, which are position between the transistor gate and the source and drains (respectively), may then be formed adjacent the internal spacers and transistor channel nanowires.
    Type: Application
    Filed: October 3, 2013
    Publication date: July 21, 2016
    Applicant: INTEL CORPORATION
    Inventors: Seiyon KIM, Daniel A. SIMON, Nadia M. RAHHAL-ORABI, Chul-Hyun LIM, Kelin J. KUHN
  • Patent number: 9355242
    Abstract: Managing and accessing personal data is described. In one example, an apparatus has an application processor, a memory to store data, a receive and a transmit array coupled to the application processor to receive data to store in the memory and to transmit data stored in the memory through a wireless interface, and an inertial sensor to receive user commands to authorize the processor to receive and transmit data through the receive and transmit array.
    Type: Grant
    Filed: December 17, 2012
    Date of Patent: May 31, 2016
    Assignee: Intel Corporation
    Inventors: Sasikanth Manipatruni, Kelin J. Kuhn, Debendra Mallik, John C. Johnson
  • Patent number: 9343559
    Abstract: Techniques are disclosed for customization of nanowire transistor devices to provide a diverse range of channel configurations and/or material systems within the same integrated circuit die. In accordance with one example embodiment, sacrificial fins are removed and replaced with custom material stacks of arbitrary composition and strain suitable for a given application. In one such case, each of a first set of the sacrificial fins is recessed or otherwise removed and replaced with a p-type layer stack, and each of a second set of the sacrificial fins is recessed or otherwise removed and replaced with an n-type layer stack. The p-type layer stack can be completely independent of the process for the n-type layer stack, and vice-versa. Numerous other circuit configurations and device variations are enabled using the techniques provided herein.
    Type: Grant
    Filed: April 20, 2015
    Date of Patent: May 17, 2016
    Assignee: INTEL CORPORATION
    Inventors: Glenn A. Glass, Kelin J. Kuhn, Seiyon Kim, Anand S. Murthy, Daniel B. Aubertine
  • Publication number: 20160133735
    Abstract: Common-substrate semiconductor devices having nanowires or semiconductor bodies with differing material orientation or composition and methods to form such common-substrate devices are described. For example, a semiconductor structure includes a first semiconductor device having a first nanowire or semiconductor body disposed above a crystalline substrate. The first nanowire or semiconductor body is composed of a semiconductor material having a first global crystal orientation. The semiconductor structure also includes a second semiconductor device having a second nanowire or semiconductor body disposed above the crystalline substrate. The second nanowire or semiconductor body is composed of a semiconductor material having a second global crystal orientation different from the first global orientation. The second nanowire or semiconductor body is isolated from the crystalline substrate by an isolation pedestal disposed between the second nanowire or semiconductor body and the crystalline substrate.
    Type: Application
    Filed: January 14, 2016
    Publication date: May 12, 2016
    Inventors: Annalisa CAPPELLANI, Peter G. TOLCHINSKY, Kelin J. KUHN, Glenn A. GLASS, Van H. LE
  • Publication number: 20160086951
    Abstract: Complimentary metal-oxide-semiconductor nanowire structures are described. For example, a semiconductor structure includes a first semiconductor device. The first semiconductor device includes a first nanowire disposed above a substrate. The first nanowire has a mid-point a first distance above the substrate and includes a discrete channel region and source and drain regions on either side of the discrete channel region. A first gate electrode stack completely surrounds the discrete channel region of the first nanowire. The semiconductor structure also includes a second semiconductor device. The second semiconductor device includes a second nanowire disposed above the substrate. The second nanowire has a mid-point a second distance above the substrate and includes a discrete channel region and source and drain regions on either side of the discrete channel region. The first distance is different from the second distance.
    Type: Application
    Filed: November 20, 2015
    Publication date: March 24, 2016
    Inventors: Seiyon Kim, Kelin J. Kuhn, Tahir Ghani, Anand S. Murthy, Annalisa Cappellani, Stephen M. Cea, Rafael Rios, Glenn A. Glass
  • Patent number: 9287576
    Abstract: This disclosure is directed to a self-powered internal medical device. An example device may comprise at least an energy generation module and an operations module to at least control the energy generation module. The energy generation module may include a structure to capture certain molecules in the organic body based at least on size, the structure including a surface of the device in which at least one opening is formed. The at least one opening may be sized to only capture certain molecules. The operations module may initiate oxidation reactions in the captured molecules to generate current for device operation or for storage in an energy storage module. Thermoelectric generation circuitry in the energy generation module may also use heat from the reaction to generate a second current. The operations module may control operation of a sensor module and/or communication module in the device based on the generated energy.
    Type: Grant
    Filed: August 20, 2013
    Date of Patent: March 15, 2016
    Assignee: Intel Corporation
    Inventors: Dmitri E. Nikonov, Michael C. Mayberry, Ian A. Young, Kelin J. Kuhn
  • Patent number: 9258114
    Abstract: Described herein are techniques related to implementation of a quantum key distribution (QKD) scheme by a photonic integrated circuit (PIC). For example, the PIC is a component in a wireless device that is used for quantum communications in a quantum communications system.
    Type: Grant
    Filed: December 5, 2012
    Date of Patent: February 9, 2016
    Assignee: Intel Corporation
    Inventors: Christopher J Jezewski, Kelin J Kuhn, Marko Radosavljevic
  • Publication number: 20160027717
    Abstract: Embodiments of the present disclosure describe techniques and configurations for integrated thermoelectric cooling. In one embodiment, a cooling assembly includes a semiconductor substrate, first circuitry disposed on the semiconductor substrate and configured to generate heat when in operation and second circuitry disposed on the semiconductor substrate and configured to remove the heat by thermoelectric cooling. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: June 18, 2013
    Publication date: January 28, 2016
    Inventors: Lei JIANG, Edwin B. RAMAYYA, Daniel PANTUSO, Rafael RIOS, Kelin J. KUHN, Selyon KIM
  • Publication number: 20160027429
    Abstract: A system includes a processor and a phased array, coupled to the processor, having an arrayed waveguide for acoustic waves to enable directional sound communication.
    Type: Application
    Filed: October 7, 2015
    Publication date: January 28, 2016
    Applicant: Intel Corporation
    Inventors: Sasikanth Manipatruni, Kelin J. Kuhn, Debendra Mallik, John C. Johnson
  • Publication number: 20150380481
    Abstract: Techniques are disclosed for converting a strain-inducing semiconductor buffer layer into an electrical insulator at one or more locations of the buffer layer, thereby allowing an above device layer to have a number of benefits, which in some embodiments include those that arise from being grown on a strain-inducing buffer and having a buried electrical insulator layer. For instance, having a buried electrical insulator layer (initially used as a strain-inducing buffer during fabrication of the above active device layer) between the Fin and substrate of a non-planar integrated transistor circuit may simultaneously enable a low-doped Fin with high mobility, desirable device electrostatics and elimination or otherwise reduction of substrate junction leakage. Also, the presence of such an electrical insulator under the source and drain regions may further significantly reduce junction leakage. In some embodiments, substantially the entire buffer layer is converted to an electrical insulator.
    Type: Application
    Filed: September 3, 2015
    Publication date: December 31, 2015
    Applicant: INTEL CORPORATION
    Inventors: ANNALISA CAPPELLANI, VAN H. LE, GLENN A. GLASS, KELIN J. KUHN, STEPHEN M. CEA
  • Patent number: 9224810
    Abstract: Complimentary metal-oxide-semiconductor nanowire structures are described. For example, a semiconductor structure includes a first semiconductor device. The first semiconductor device includes a first nanowire disposed above a substrate. The first nanowire has a mid-point a first distance above the substrate and includes a discrete channel region and source and drain regions on either side of the discrete channel region. A first gate electrode stack completely surrounds the discrete channel region of the first nanowire. The semiconductor structure also includes a second semiconductor device. The second semiconductor device includes a second nanowire disposed above the substrate. The second nanowire has a mid-point a second distance above the substrate and includes a discrete channel region and source and drain regions on either side of the discrete channel region. The first distance is different from the second distance.
    Type: Grant
    Filed: December 23, 2011
    Date of Patent: December 29, 2015
    Assignee: Intel Corporation
    Inventors: Seiyon Kim, Kelin J. Kuhn, Tahir Ghani, Anand S. Murthy, Annalisa Cappellani, Stephen M. Cea, Rafael Rios, Glenn A. Glass
  • Publication number: 20150325648
    Abstract: Nanowire structures having non-discrete source and drain regions are described. For example, a semiconductor device includes a plurality of vertically stacked nanowires disposed above a substrate. Each of the nanowires includes a discrete channel region disposed in the nanowire. A gate electrode stack surrounds the plurality of vertically stacked nanowires. A pair of non-discrete source and drain regions is disposed on either side of, and adjoining, the discrete channel regions of the plurality of vertically stacked nanowires.
    Type: Application
    Filed: July 20, 2015
    Publication date: November 12, 2015
    Inventors: Stephen M. CEA, Annalisa CAPPELLANI, Martin D. GILES, Rafael RIOS, Seiyon KIM, Kelin J. KUHN
  • Patent number: 9183829
    Abstract: A system includes a processor and a phased array, coupled to the processor, having an arrayed waveguide for acoustic waves to enable directional sound communication.
    Type: Grant
    Filed: December 21, 2012
    Date of Patent: November 10, 2015
    Assignee: Intel Corporation
    Inventors: Sasikanth Manipatruni, Kelin J. Kuhn, Debendra Mallik, John C. Johnson