Patents by Inventor Kevin Kilzer

Kevin Kilzer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150219474
    Abstract: A system may have a digital period divider generating an output signal that is proportional to an angle defined by a rotational input signal and an interval measurement unit determining an interval time of an interval defined by succeeding pulses of the input output signal. In an enhancement, the system may also have a missing pulse detector which is operable to compare a current interval with a parameter to determine whether a pulse is missing in the input signal.
    Type: Application
    Filed: January 29, 2015
    Publication date: August 6, 2015
    Applicant: MICROCHIP TECHNOLOGY INCORPORATED
    Inventors: Joseph Julicher, Kevin Kilzer, Cobus Van Eeden
  • Publication number: 20150019775
    Abstract: A microcontroller has a housing with external pins and an integrated debugging interface using only a single signal pin. In a method for operating a microcontroller as described above, the method includes the step of debugging or programming the microcontroller using only a single signal pin of the external pins.
    Type: Application
    Filed: March 5, 2014
    Publication date: January 15, 2015
    Inventors: Kevin Kilzer, Sean Steedman
  • Patent number: 8908823
    Abstract: A digital period divider has a first counter with R least significant bits (LSB) and P most significant bits (MSB) having a count input and a reset input, wherein the count input receives a first clock signal and the reset input receives a second clock signal; a latch having P bits and being coupled with the P bits of the first counter; a second counter having P bits and a count input and a reset input, wherein the count input receives the first clock signal; and a first comparator operable to compare the P bits of the latch with the P bits of the second counter and generating an output signal, wherein the output signal is also fed to the reset input of the second counter.
    Type: Grant
    Filed: March 7, 2014
    Date of Patent: December 9, 2014
    Assignee: Microchip Technology Incorporated
    Inventors: Joseph Julicher, Kevin Kilzer, Cobus Van Eeden
  • Publication number: 20140270048
    Abstract: A digital period divider has a first counter with R least significant bits (LSB) and P most significant bits (MSB) having a count input and a reset input, wherein the count input receives a first clock signal and the reset input receives a second clock signal; a latch having P bits and being coupled with the P bits of the first counter; a second counter having P bits and a count input and a reset input, wherein the count input receives the first clock signal; and a first comparator operable to compare the P bits of the latch with the P bits of the second counter and generating an output signal, wherein the output signal is also fed to the reset input of the second counter.
    Type: Application
    Filed: March 7, 2014
    Publication date: September 18, 2014
    Inventors: Joseph Julicher, Kevin Kilzer, Cobus Van Eeden
  • Publication number: 20130297975
    Abstract: A processor device with debug capabilities has a central processing unit, an interrupt controller, a status unit operable to be set into a first mode indicating an interrupt has occurred or in a second mode indicating normal execution of code, and a debug unit coupled with said status unit and comprising a configurable breakpoint, wherein a condition can be set that a breakpoint is only activated if the device is operating in an interrupt service routine.
    Type: Application
    Filed: May 7, 2013
    Publication date: November 7, 2013
    Applicant: Microchip Technology Incorporated
    Inventors: Kevin Kilzer, Justin Milks, Sundar Balasubramanian, Thomas Edward Perme, Kushala Javagal
  • Publication number: 20060044899
    Abstract: On command and subject to a fail-safe interlock, a signal is generated to essentially instantaneously destroy the data and/or access to data stored in a flash memory device. Subsequently, the storage memory device is tested for confirmation of destruction of the data and/or access to the data. This cycle is repeated until verification of destruction of the data and/or access to data is achieved.
    Type: Application
    Filed: August 26, 2005
    Publication date: March 2, 2006
    Inventors: Robert Ellis, Alan Fitzgerald, Daniel Fogelson, Kevin Kilzer
  • Publication number: 20050132040
    Abstract: A storage system controller (302) includes a plurality of media controllers (301), a local microprocessor (306), and a host interface logic (310), operably coupled by a multi-drop parallel bus. The multi-drop parallel bus includes a control bus (324), a payload data bus (320), a real-time ready-status (data ready) signaling bus (322) and a general microprocessor bus (330). Each media controller has a storage media (311) operably coupled thereto. Each media controller includes a parameter storage (404), a media interface circuit (406), a control data state machine (408), a command sequencer state machine (410), a media-side multi-mode transfer state machine (412), a dual-port memory (402), a memory controller (420), and a host-side transfer state machine (430). The host interface logic and the media controllers are implemented in one or more Field Programmable Gate Arrays.
    Type: Application
    Filed: January 26, 2005
    Publication date: June 16, 2005
    Inventors: Robert Ellis, Kevin Kilzer, Daniel Fogelson, Alan Fitzgerald