Patents by Inventor Lee-Chuan Tseng

Lee-Chuan Tseng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240096930
    Abstract: Some implementations described herein include a deep trench capacitor structure and methods of formation. The deep trench capacitor structure may penetrate vertically into a silicon substrate. In some implementations, formation of the deep trench capacitor structure includes forming segments of a deep trench capacitor recess using a combination of in-situ oxidation/nitridation, ex-situ deposition, and reactive ion etching techniques. By forming the deep trench capacitor recess using the in-situ oxidation/nitridation operation, the ex-situ deposition, and the reactive ion etching techniques, a deep trench capacitor structure may be formed that meets target critical dimensions and has an aspect ratio of approximately 50:1.
    Type: Application
    Filed: April 7, 2023
    Publication date: March 21, 2024
    Inventors: Yu JIANG, Ming-Hsun LIN, Lee-Chuan TSENG
  • Patent number: 11921325
    Abstract: A semiconductor device is provided. The semiconductor device includes a waveguide over a substrate. The semiconductor device includes a first dielectric structure over the substrate, wherein a portion of the waveguide is in the first dielectric structure. The semiconductor device includes a second dielectric structure under the waveguide, wherein a first sidewall of the second dielectric structure is adjacent a first sidewall of the substrate.
    Type: Grant
    Filed: February 27, 2020
    Date of Patent: March 5, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LIMITED
    Inventors: Yi-Chen Chen, Lee-Chuan Tseng, Shih-Wei Lin
  • Publication number: 20240021513
    Abstract: Various embodiments of the present disclosure are directed towards an integrated circuit (IC) including a plurality of conductive contacts overlying a semiconductor substrate. A plurality of first conductive wires is disposed on the plurality of conductive contacts. A plurality of conductive vias overlies the first conductive wires. An etch stop structure is disposed on the first conductive wires. The plurality of conductive vias extend through the etch stop structure. The etch stop structure includes a first etch stop layer, a first insulator layer, and a second etch stop layer. The first insulator layer is disposed between the first etch stop layer and the second etch stop layer.
    Type: Application
    Filed: January 4, 2023
    Publication date: January 18, 2024
    Inventors: Yung-Chang Chang, Lee-Chuan Tseng, Chia-Hua Lin, Shu-Hui Su
  • Publication number: 20230369024
    Abstract: In some embodiments, the present disclosure relates to a method of performing an etching process. The method includes generating a plasma within a plasma chamber in communication with a processing chamber. Ions from the plasma are accelerated toward a workpiece within the processing chamber to generate an ion beam. The ion beam performs an etching process that etches a material on the workpiece. A by-product from the etching process is moved to directly below one or more baffles within the processing chamber.
    Type: Application
    Filed: July 24, 2023
    Publication date: November 16, 2023
    Inventors: Te-Hsien Hsieh, Lee-Chuan Tseng
  • Publication number: 20230369521
    Abstract: Some embodiments relate to an integrated circuit (IC) disposed on a silicon substrate, which includes a well region having a first conductivity type. An epitaxial pillar of SiGe or Ge extends upward from the well region. The epitaxial pillar includes a lower epitaxial region having the first conductivity type and an upper epitaxial region having a second conductivity type, which is opposite the first conductivity type. A dielectric layer is arranged over an upper surface of the substrate and is disposed around the lower epitaxial region to extend over outer edges of the well region. The dielectric layer has inner sidewalls that contact outer sidewalls of the epitaxial pillar. A dielectric sidewall structure has a bottom surface that rests on an upper surface of the dielectric layer and has inner sidewalls that extend continuously from the upper surface of the dielectric layer to a top surface of the epitaxial pillar.
    Type: Application
    Filed: July 12, 2023
    Publication date: November 16, 2023
    Inventors: Chih-Ming Chen, Lee-Chuan Tseng, Ming Chyi Liu, Po-Chun Liu
  • Patent number: 11749763
    Abstract: Some embodiments relate to an integrated circuit (IC) disposed on a silicon substrate, which includes a well region having a first conductivity type. An epitaxial pillar of SiGe or Ge extends upward from the well region. The epitaxial pillar includes a lower epitaxial region having the first conductivity type and an upper epitaxial region having a second conductivity type, which is opposite the first conductivity type. A dielectric layer is arranged over an upper surface of the substrate and is disposed around the lower epitaxial region to extend over outer edges of the well region. The dielectric layer has inner sidewalls that contact outer sidewalls of the epitaxial pillar. A dielectric sidewall structure has a bottom surface that rests on an upper surface of the dielectric layer and has inner sidewalls that extend continuously from the upper surface of the dielectric layer to a top surface of the epitaxial pillar.
    Type: Grant
    Filed: January 14, 2021
    Date of Patent: September 5, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chih-Ming Chen, Lee-Chuan Tseng, Ming Chyi Liu, Po-Chun Liu
  • Publication number: 20230249964
    Abstract: An integrated circuit (IC) device includes: a first substrate; a dielectric layer disposed over the first substrate; and a second substrate disposed over the dielectric layer. The second substrate includes anchor regions comprising silicon extending upwards from the dielectric layer, and a series of interdigitated fingers extend from inner sidewalls of the anchor regions. The interdigitated fingers extend generally in parallel with one another in a first direction and have respective finger lengths that extend generally in the first direction. A plurality of peaks comprising silicon is disposed on the dielectric layer directly below the respective interdigitated fingers. The series of interdigitated fingers are cantilevered over the plurality of peaks. A first peak is disposed below a base of a finger and has a first height, and a second peak is disposed below a tip of the finger has a second height less than the first height.
    Type: Application
    Filed: April 21, 2023
    Publication date: August 10, 2023
    Inventors: Ting-Jung Chen, Lee-Chuan Tseng
  • Patent number: 11710622
    Abstract: In some embodiments, a method for cleaning a processing chamber is provided. The method may be performed by introducing a processing gas into a processing chamber that has a by-product disposed along sidewalls of the processing chamber. A plasma is generated from the processing gas using a radio frequency signal. A lower electrode is connected to a first electric potential. Concurrently, a bias voltage having a second electric potential is applied to a sidewall electrode to induce ion bombardment of the by-product, in which the second electric potential has a larger magnitude than the first electric potential. The processing gas is evacuated from the processing chamber.
    Type: Grant
    Filed: September 3, 2020
    Date of Patent: July 25, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Jing-Cheng Liao, Chang-Ming Wu, Lee-Chuan Tseng
  • Patent number: 11675129
    Abstract: A semiconductor device is provided. The semiconductor device includes a waveguide over a substrate. The semiconductor device includes a first dielectric structure over the substrate, wherein a portion of the waveguide is in the first dielectric structure. The semiconductor device includes a second dielectric structure under the waveguide, wherein a first sidewall of the second dielectric structure is adjacent a first sidewall of the substrate.
    Type: Grant
    Filed: July 27, 2022
    Date of Patent: June 13, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Yi-Chen Chen, Lee-Chuan Tseng, Shih-Wei Lin
  • Patent number: 11661337
    Abstract: An integrated circuit (IC) device includes: a first substrate; a dielectric layer disposed over the first substrate; and a second substrate disposed over the dielectric layer. The second substrate includes anchor regions comprising silicon extending upwards from the dielectric layer, and a series of interdigitated fingers extend from inner sidewalls of the anchor regions. The interdigitated fingers extend generally in parallel with one another in a first direction and have respective finger lengths that extend generally in the first direction. A plurality of peaks comprising silicon is disposed on the dielectric layer directly below the respective interdigitated fingers. The series of interdigitated fingers are cantilevered over the plurality of peaks. A first peak is disposed below a base of a finger and has a first height, and a second peak is disposed below a tip of the finger and has a second height less than the first height.
    Type: Grant
    Filed: February 16, 2021
    Date of Patent: May 30, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ting-Jung Chen, Lee-Chuan Tseng
  • Publication number: 20230019109
    Abstract: In some embodiments, the present disclosure relates a process tool that includes a chamber housing defining a processing chamber. Within the processing chamber is a workpiece holder apparatus that is configured to hold a workpiece. A sonar sensor is arranged over the workpiece holder apparatus. The sonar sensor includes an emitter that is configured to produce sound waves traveling towards the workpiece holder apparatus. The sonar sensor also includes a detector that is configured to receive reflected sound waves from the workpiece holder apparatus or an object between the sonar sensor and the workpiece holder apparatus. Further, sonar sensor control circuitry is coupled to the sonar sensor and is configured to determine if a workpiece is present on the workpiece holder apparatus based on a sonar intensity value of the reflected sound waves received by the detector of the sonar sensor.
    Type: Application
    Filed: July 15, 2021
    Publication date: January 19, 2023
    Inventor: Lee-Chuan Tseng
  • Patent number: 11542153
    Abstract: A system includes a semiconductor substrate having a first cavity. The semiconductor substrate forms a pedestal adjacent the first cavity. A device overlays the pedestal and is bonded to the semiconductor substrate by metal within the first cavity. A plurality of second cavities are formed in a surface of the pedestal beneath the device, wherein the second cavities are smaller than the first cavity. In some of these teachings, the second cavities are voids. In some of these teachings, the metal in the first cavity comprises a eutectic mixture. The structure relates to a method of manufacturing in which a layer providing a mask to etch the first cavity is segmented to enable easy removal of the mask-providing layer from the area over the pedestal.
    Type: Grant
    Filed: July 9, 2021
    Date of Patent: January 3, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Lee-Chuan Tseng, Yuan-Chih Hsieh
  • Publication number: 20220373740
    Abstract: A semiconductor device is provided. The semiconductor device includes a waveguide over a substrate. The semiconductor device includes a first dielectric structure over the substrate, wherein a portion of the waveguide is in the first dielectric structure. The semiconductor device includes a second dielectric structure under the waveguide, wherein a first sidewall of the second dielectric structure is adjacent a first sidewall of the substrate.
    Type: Application
    Filed: July 27, 2022
    Publication date: November 24, 2022
    Inventors: Yi-Chen CHEN, Lee-Chuan Tseng, Shih-Wei Lin
  • Patent number: 11508562
    Abstract: An embodiment low contamination chamber includes a gas inlet, an adjustable top electrode, and an adjustable bottom electrode. The low contamination chamber is configured to adjust a distance between the adjustable top electrode and the adjustable bottom electrode in response to a desired density of plasma and a measured density of plasma measured between the adjustable top electrode and the adjustable bottom electrode during a surface activation process. The low contamination chamber further includes an outlet.
    Type: Grant
    Filed: February 26, 2016
    Date of Patent: November 22, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Ping-Yin Liu, Xin-Hua Huang, Lee-Chuan Tseng, Lan-Lin Chao
  • Publication number: 20220344193
    Abstract: In some embodiments, the present disclosure relates to a process tool that includes a chamber housing defined by a processing chamber, and a wafer chuck structure arranged within the processing chamber. The wafer chuck structure is configured to hold a wafer during a fabrication process. The wafer chuck includes a lower portion and an upper portion arranged over the lower portion. The lower portion includes trenches extending from a topmost surface towards a bottommost surface of the lower portion. The upper portion includes openings that are holes, extend completely through the upper portion, and directly overlie the trenches of the lower portion. Multiple of the openings directly overlie each trench. Further, cooling gas piping is coupled to the trenches of the lower portion of the wafer chuck structure, and a cooling gas source is coupled to the cooling gas piping.
    Type: Application
    Filed: April 27, 2021
    Publication date: October 27, 2022
    Inventors: Ting-Jung Chen, Shih-Wei Lin, Lee-Chuan Tseng
  • Publication number: 20220315414
    Abstract: The present disclosure provides a semiconductor structure and a method for fabricating semiconductor structure. The semiconductor structure includes a first device, configured to be a complementary metal oxide semiconductor device, wherein the first device includes a substrate, a multi-layer structure disposed on the substrate, a first hole, defined between a first end with a first circumference and a second end with a second circumference, a second hole, aligned to the first hole and defined between the second end and a third end with a third circumference, wherein the third circumference is larger than the first circumference and the second circumference, and a second device, configured to be a micro-electro mechanical system device and bonded to the first device, wherein a first chamber is between the first device and the second device, and the first end links with the first chamber, and a sealing object configured to seal the second hole.
    Type: Application
    Filed: June 24, 2022
    Publication date: October 6, 2022
    Inventors: CHUN-WEN CHENG, YI-CHUAN TENG, CHENG-YU HSIEH, LEE-CHUAN TSENG, SHIH-CHANG LIU, SHIH-WEI LIN
  • Publication number: 20220285186
    Abstract: The present disclosure relates to a method. The method includes generating a first beam of radiation toward a first slot of a workpiece carrier. The first beam of radiation has a first beam area that is greater than or equal to an area of an opening of the first slot. The method further includes measuring a reflected portion of the first beam of radiation that is reflected toward, and impinges on, a radiation sensor. The method further includes determining if the first slot of the workpiece carrier is holding a workpiece based on the measured reflected portion of the first beam of radiation.
    Type: Application
    Filed: March 3, 2021
    Publication date: September 8, 2022
    Inventor: Lee-Chuan Tseng
  • Patent number: 11434129
    Abstract: A semiconductor structure includes: a first device; a second device contacted with the first device, wherein a chamber is formed between the first device and the second device; a first hole disposed in the second device and defined between a first end with a first circumference and a second end with a second circumference; a second hole disposed in the second device and aligned to the first hole; and a sealing object for sealing the second hole. The first end links with the chamber, and the first circumference is different from the second circumference, the second hole is defined between the second end and a third end with a third circumference, and the second circumference and the third circumference are smaller than the first circumference.
    Type: Grant
    Filed: January 17, 2017
    Date of Patent: September 6, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD.
    Inventors: Chun-Wen Cheng, Yi-Chuan Teng, Cheng-Yu Hsieh, Lee-Chuan Tseng, Shih-Chang Liu, Shih-Wei Lin
  • Publication number: 20220148856
    Abstract: In some embodiments, the present disclosure relates to an etching apparatus. The etching apparatus includes a substrate holder disposed within a processing chamber and having a workpiece reception surface configured to hold a workpiece. A lower surface of the processing chamber has a first region that is directly below the workpiece reception surface and that is configured to receive a byproduct from an etching process. A baffle extends outward from a sidewall of the processing chamber at a vertical position between the substrate holder and the lower surface of the processing chamber. The baffle covers a second region of the lower surface. A byproduct redistributor is configured to move the byproduct from the first region of the lower surface to the second region of the lower surface that is directly below the baffle.
    Type: Application
    Filed: January 27, 2022
    Publication date: May 12, 2022
    Inventors: Te-Hsien Hsieh, Lee-Chuan Tseng
  • Publication number: 20220119247
    Abstract: An integrated circuit (IC) device includes: a first substrate; a dielectric layer disposed over the first substrate; and a second substrate disposed over the dielectric layer. The second substrate includes anchor regions comprising silicon extending upwards from the dielectric layer, and a series of interdigitated fingers extend from inner sidewalls of the anchor regions. The interdigitated fingers extend generally in parallel with one another in a first direction and have respective finger lengths that extend generally in the first direction. A plurality of peaks comprising silicon is disposed on the dielectric layer directly below the respective interdigitated fingers. The series of interdigitated fingers are cantilevered over the plurality of peaks. A first peak is disposed below a base of a finger and has a first height, and a second peak is disposed below a tip of the finger and has a second height less than the first height.
    Type: Application
    Filed: February 16, 2021
    Publication date: April 21, 2022
    Inventors: Ting-Jung Chen, Lee-Chuan Tseng