Patents by Inventor Liang-Wei Huang

Liang-Wei Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11552659
    Abstract: A transmission circuit includes a data input pin, a serial-to-parallel converter, an interface decoder, a parallel-to-serial converter, and a processor circuit. The serial-to-parallel converter is electrically coupled to the data input pin. The serial-to-parallel converter converts a plurality of data signals received by the first data input pin into a set of parallel data signals. The interface decoder is electrically coupled to the serial-to-parallel converter. The interface decoder decodes the set of parallel data signals to generate a set of decoded data signals for parallel transmission. The parallel-to-serial converter is electrically coupled to the interface decoder. The parallel-to-serial converter converts the set of decoded data signals into a plurality of input data signals for serial transmission. The processor circuit is electrically coupled to the parallel-to-serial converter. The processor circuit receives and processes the plurality of input data signals.
    Type: Grant
    Filed: September 23, 2021
    Date of Patent: January 10, 2023
    Assignee: Realtek Semiconductor Corp.
    Inventors: Yan-Guei Chen, Liang-Wei Huang
  • Publication number: 20220407531
    Abstract: The present invention discloses a DAC method having signal calibration mechanism. A first conversion circuit generates a first analog signal according to an input digital signal. A second conversion circuit generates a second analog signal according to the input digital signal and a pseudo-noise digital signal. An echo transmission circuit processes a signal on an echo path to generate an echo signal. A first and a second calibration circuits generate a first and a second calibration signals. A calibration parameter calculation circuit performs calculation according to a difference between the echo signal and a sum of the first and the second calibration signals and related path information to generate a first and a second offsets. The first and the second calibration circuits converge first and second response coefficients and update a first and a second codeword offset tables according to the first and the second offsets.
    Type: Application
    Filed: March 10, 2022
    Publication date: December 22, 2022
    Inventors: HSUAN-TING HO, SHIH-HSIUNG HUANG, LIANG-WEI HUANG
  • Publication number: 20220399903
    Abstract: A decoding method adopting an algorithm with weight-based adjusted parameters and a decoding system are provided. The decoding method is applied to a decoder. M×N low density parity check codes (LDPC codes) having N variable nodes and M check nodes are generated from input signals. In the decoding method, information of the variable nodes and the check nodes is initialized. The information passed from the variable nodes to the check nodes is formed after multiple iterations. After excluding a connection to be calculated, a product of the remaining connections between the variable nodes and the check nodes is calculated. Next, an estimated first minimum or an estimated second minimum can be calculated with multi-dimensional parameters. The information passed from the check nodes to the variable nodes can be updated for making a decision.
    Type: Application
    Filed: June 8, 2022
    Publication date: December 15, 2022
    Inventors: LIANG-WEI HUANG, YUN-CHIH TSAI
  • Publication number: 20220393712
    Abstract: A method for cancelling radio frequency interference (RFI) and a communication system thereof are provided. In the communication system, digital signals of a frequency domain are converted from analog signals and received by the communication system generally carry RFI, and the signals are processed by an equalizer and a far-end crosstalk canceller. Then, for preventing erroneous signals from forming due to an occurrence of a notch, masking parameters applied to the equalizer and the far-end crosstalk canceller are modified for not processing frequency bands that are RFI-affected. The frequency bands can be ignored by masking corresponding bins in the frequency domain after a fast Fourier transformation. The signals processed by the equalizer and the far-end crosstalk canceller are then outputted to an RFI canceller, and the signals with RFI cancellation can be obtained.
    Type: Application
    Filed: May 31, 2022
    Publication date: December 8, 2022
    Inventors: PO-HSIU HSIAO, LIANG-WEI HUANG
  • Publication number: 20220345141
    Abstract: The present invention discloses a DAC method having signal calibration mechanism is provided. Operation states of current sources are controlled to generate an output analog signal by a DAC circuit according to a codeword of an input digital signal. An echo signal is generated by an echo transmission circuit according to the output analog signal. The codeword is mapped to generate an offset signal by a calibration circuit according to a codeword offset mapping table. The offset signal is processed to generate an echo-canceling signal by an echo-canceling circuit. By a calibration parameter calculation circuit, offset amounts are generated according to a difference between the echo signal and the echo-canceling signal, the offset amounts are grouped to perform statistic operation according to the operation states and current offset values are calculated according to calculation among groups and converted to codeword offset values to update the codeword offset mapping table.
    Type: Application
    Filed: April 25, 2022
    Publication date: October 27, 2022
    Inventors: HSUAN-TING HO, LIANG-WEI HUANG, YUN-CHIH TSAI, CHIA-LIN CHANG
  • Publication number: 20220345139
    Abstract: The present invention discloses a DAC method having signal calibration mechanism is provided. Operation states of current sources are controlled to generate an output analog signal by a DAC circuit according to a codeword of an input digital signal. An echo signal is generated by an echo transmission circuit according to the output analog signal. The codeword is mapped to generate an offset signal by a calibration circuit according to a codeword offset mapping table. The offset signal is processed to generate an echo-canceling signal by an echo-canceling circuit. By a calibration parameter calculation circuit, offset amounts are generated according to a difference between the echo signal and the echo-canceling signal, the offset amounts are grouped to perform statistic operation according to the operation states and current offset values are calculated according to calculation among groups and converted to codeword offset values to update the codeword offset mapping table.
    Type: Application
    Filed: March 1, 2022
    Publication date: October 27, 2022
    Inventors: HSUAN-TING HO, SHIH-HSIUNG HUANG, LIANG-WEI HUANG
  • Publication number: 20220337286
    Abstract: A digital-to-analog converter circuit generates an analog transmitted signal according to a digital transmitted signal. A first echo canceller circuit generates a first echo cancelling signal according to the digital transmitted signal. A processor circuit generates an analog processed signal according to the analog transmitted signal, the first echo cancelling signal, and a received signal. An analog-to-digital converter circuit generates a digital value according to the analog processed signal and two slicer levels of a plurality of slicer levels. A storage circuit stores a look-up table. The look-up table records an offset value corresponding to the digital value. The storage circuit further outputs a first output signal according to the digital value and the offset value. The offset value is updated according to an error value associated with the first output signal.
    Type: Application
    Filed: October 21, 2021
    Publication date: October 20, 2022
    Inventors: Hsuan-Ting Ho, Liang-Wei Huang, Wei-Chiang Hsu, Wei-Jyun Wang
  • Publication number: 20220321169
    Abstract: A method includes: generating a first signal according to a digital signal; filtering the first signal according to first filter coefficients of first filter to generate a second signal; adding a first reference signal with the second signal to generate a third signal; performing digital-to-analog conversion according to the first and third signals to generate and output an echo signal; performing analog-to-digital conversion according to the echo signal to generate a fourth signal; generating a fifth signal according to the digital signal and the fourth signal; and updating the first filter coefficients according to the fifth signal.
    Type: Application
    Filed: April 1, 2022
    Publication date: October 6, 2022
    Inventors: HSUAN-TING HO, LIANG-WEI HUANG, PO-HAN LIN, CHIA-LIN CHANG
  • Patent number: 11456895
    Abstract: A channel estimation method is configured to estimate a channel length. The method includes the following operations: receiving an input signal; summing the input signal and an analog echo cancelation signal decrease an echo of the input signal, and generate a first signal according to a result of the summation; providing an analog gain value to the first signal to generate a second signal; performing an analog-to-digital conversion to the second signal to generate a third signal; obtaining a ratio according to an energy of a first frequency and an energy of a second frequency of the third signal; and estimating the channel length according to the ratio, and setting the analog gain value according to the estimated channel length.
    Type: Grant
    Filed: June 27, 2021
    Date of Patent: September 27, 2022
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Tsung-Chen Wu, Chia-Min Li, Liang-Wei Huang, Shih-Hsiung Huang
  • Patent number: 11454663
    Abstract: A signal processing method is provided. The signal processing method is used in a Gigabit Ethernet system including a device under test (DUT) and a link partner (LP), and includes the following steps. Firstly, an interference detector is configured to detect whether the Gigabit Ethernet system is interfered by other signal sources. Next, a physical layer (PHY) of the DUT or a PHY of the LP is used to, in response to the Gigabit Ethernet system being interfered by the other signal sources, set a request signal indicating whether or not the physical layer enters a low power idle (LPI) mode as FALSE. Which PHY of the DUT and the LP is used to set the request signal indicating whether or not the PHY enters the LPI mode as FALSE depends upon which one of the DUT and the LP is provided with the interference detector.
    Type: Grant
    Filed: June 30, 2021
    Date of Patent: September 27, 2022
    Assignee: REALTEK SEMICONDUCTOR CORP.
    Inventors: Chia-Min Li, Liang-Wei Huang
  • Patent number: 11456767
    Abstract: A method for receiving data includes receiving a transmission signal through a channel, adjusting the intensity of the transmission signal to generate an adjusted transmission signal according to an analog gain level, converting the adjusted transmission signal into a digital signal, filtering the digital signal to generate a filtered signal according to a set of filter coefficients, and adjusting intensity of the filtered signal according to a digital gain level. The method further includes, in a training mode, estimating a transmission condition of the channel and adjusting the analog gain level and the digital gain level according to the transmission condition for obtaining convergent values for the set of filter coefficients before the training mode ends, and in a data mode, performing a gain adjustment operation to adjust the analog gain level and to adjust the digital gain level according to the adjustment made to the analog gain level.
    Type: Grant
    Filed: March 23, 2021
    Date of Patent: September 27, 2022
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Chi-Sheng Hsu, Yan-Guei Chen, Shih-Hsiung Huang, Liang-Wei Huang
  • Publication number: 20220271976
    Abstract: A channel estimation method is configured to estimate a channel length. The method includes the following operations: receiving an input signal; summing the input signal and an analog echo cancelation signal decrease an echo of the input signal, and generate a first signal according to a result of the summation; providing an analog gain value to the first signal to generate a second signal; performing an analog-to-digital conversion to the second signal to generate a third signal; obtaining a ratio according to an energy of a first frequency and an energy of a second frequency of the third signal; and estimating the channel length according to the ratio, and setting the analog gain value according to the estimated channel length.
    Type: Application
    Filed: June 27, 2021
    Publication date: August 25, 2022
    Inventors: TSUNG-CHEN WU, CHIA-MIN LI, LIANG-WEI HUANG, SHIH-HSIUNG HUANG
  • Publication number: 20220255583
    Abstract: An echo canceller system includes a data transmitter circuit and an echo canceller circuit. The data transmitter circuit is configured to receive a transmitted signal. The echo canceller circuit includes a first filter. The first filter is configured to generate a first filtered signal according to the transmitted signal and a filter coefficient vector. The filter coefficient vector is updated according to a high-frequency leakage process. The echo canceller circuit is further configured to generate an echo cancelling signal according to the first filtered signal. The data transmitter circuit is further configured to generate an output signal according to a received signal and the echo cancelling signal.
    Type: Application
    Filed: July 8, 2021
    Publication date: August 11, 2022
    Inventors: Hsuan-Ting HO, Liang-Wei HUANG, Kuei-Ying LU, Chia-Lin CHANG
  • Publication number: 20220231879
    Abstract: An Ethernet physical-layer circuit corresponding to a first port is connected to a first link partner device through the first port and a first Ethernet cable. The Ethernet physical-layer circuit and other physical-layer circuits all employ an output oscillation signal of a crystal oscillator to respectively generate clock waveforms, and they are configured in a master mode when the crosstalk noise is converged and compensated.
    Type: Application
    Filed: May 13, 2021
    Publication date: July 21, 2022
    Inventors: Ming-Chieh Cheng, Liang-Wei Huang
  • Publication number: 20220209806
    Abstract: A method for receiving data includes receiving a transmission signal through a channel, adjusting the intensity of the transmission signal to generate an adjusted transmission signal according to an analog gain level, converting the adjusted transmission signal into a digital signal, filtering the digital signal to generate a filtered signal according to a set of filter coefficients, and adjusting intensity of the filtered signal according to a digital gain level. The method further includes, in a training mode, estimating a transmission condition of the channel and adjusting the analog gain level and the digital gain level according to the transmission condition for obtaining convergent values for the set of filter coefficients before the training mode ends, and in a data mode, performing a gain adjustment operation to adjust the analog gain level and to adjust the digital gain level according to the adjustment made to the analog gain level.
    Type: Application
    Filed: March 23, 2021
    Publication date: June 30, 2022
    Inventors: CHI-SHENG HSU, YAN-GUEI CHEN, SHIH-HSIUNG HUANG, LIANG-WEI HUANG
  • Publication number: 20220200778
    Abstract: A signal transceiver circuit, a method of operating a signal transmitting circuit, and a method of setting a delay circuit are provided. The signal transceiver circuit is used to send an output signal and receive an input signal, and includes: a delay circuit for delaying a first clock to generate a second clock; a first digital-to-analog converter (DAC) for converting a first digital signal into the output signal according to the first clock; a second DAC for converting the first digital signal into an echo cancellation signal according to the second clock; an analog front-end circuit for receiving the input signal and the echo cancellation signal and generating an analog signal; and an analog-to-digital converter (ADC) for converting the analog signal into a second digital signal.
    Type: Application
    Filed: September 9, 2021
    Publication date: June 23, 2022
    Inventors: HSUAN-TING HO, LIANG-WEI HUANG, YANG-BANG LI, CHIA-LIN CHANG
  • Publication number: 20220190937
    Abstract: Parameter calibration method for calibrating multiple parameters corresponding to multiple electronic components to be calibrated in a circuit, including steps: (A) turning off all of the electronic components to be calibrated and selecting a first electronic component from the electronic components to be calibrated as an electronic component being calibrated; (B) turning on the electronic component being calibrated and performing a calibration procedure on the electronic component being calibrated to determine a setting value of a parameter corresponding to the electronic component being calibrated; and (C) selecting a second electronic component from the electronic components to be calibrated as the electronic component being calibrated and performing step (B).
    Type: Application
    Filed: October 5, 2021
    Publication date: June 16, 2022
    Applicant: Realtek Semiconductor Corp.
    Inventors: Yun-Tse Chen, Yan-Guei Chen, Shi-Ming Lu, Liang-Wei Huang
  • Patent number: 11356142
    Abstract: A transceiver circuit includes an ADC and an echo-cancellation circuit, wherein the echo-cancellation circuit includes a steady circuit, a transient circuit and an output circuit. In the operations of the transceiver circuit, the ADC is configured to perform an analog-to-digital conversion operation on an analog input signal to generate a digital input signal. The steady circuit is configured to generate a steady echo response according to a transmitting signal. The transient circuit is configured to generate an echo response adjustment signal according to a phase change of a clock signal used by the transmitting signal. The output circuit is configured to generate an output signal according to the digital input signal, the steady echo response, and the echo response adjustment signal.
    Type: Grant
    Filed: October 23, 2020
    Date of Patent: June 7, 2022
    Assignee: Realtek Semiconductor Corp.
    Inventors: Hsuan-Ting Ho, Liang-Wei Huang
  • Patent number: 11356185
    Abstract: A method and a measuring apparatus for measuring noise of a device under test (DUT) is provided, wherein the DUT is connected to a link partner (LP) device via a cable, and the measuring apparatus is coupled to the DUT and LP device. The method includes: controlling the LP device to transmit a far-end data sequence to the DUT according to transmission data; controlling the DUT to recover the transmission data for generating aided-data sequence according to the transmission data, wherein the aided-data sequence is configured to perform cancellation with a received far-end data sequence to generate a cancellation result; generating a first noise value and a second noise value in a first training phase and a second training phase, respectively; and estimating noise from at least one circuit according to the first noise value and the second noise value.
    Type: Grant
    Filed: September 1, 2021
    Date of Patent: June 7, 2022
    Assignee: Realtek Semiconductor Corp.
    Inventors: Kai-Yue Lin, Liang-Wei Huang, Kuei-Ying Lu, Hsuan-Ting Ho
  • Publication number: 20220158874
    Abstract: A decision feedback equalizer includes: a feedforward equalizer, a feedback equalizer, a slicer and a decision adjustment unit. The feedforward equalizer is arranged to generate a feedforward output signal based on an input signal. The feedback equalizer is coupled to the feedforward equalizer and arranged to generate a feedback output signal according to a decision output signal. The slicer is coupled to the feedforward equalizer and the feedback equalizer, and is controllable by a decision adjustment parameter, wherein the slicer is arranged to perform a slicer decision on a sum of the feedforward output signal and the feedback output signal, thereby generating the decision output signal. The decision adjustment unit is coupled to the slicer, and is arranged to adjust the decision adjustment parameter according to a sleep state of a communication device in which the decision feedback equalizer is disposed.
    Type: Application
    Filed: March 11, 2021
    Publication date: May 19, 2022
    Inventors: Hsin-Yu Lue, Liang-Wei Huang