Patents by Inventor Manabu Kawabe

Manabu Kawabe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7426377
    Abstract: A ?? transmitter that permits setting of a loop filter LF, a charge pump current and other factors to the same conditions even if it is operated in a plurality of frequency bands, therefore allows the number of components to be reduced and at the same time enables the angle between the phases of local signals for reception use to be close to exactly 90°, which is a feature ensuring robustness against inter-element variations and accordingly suitable for large scale integration, is to be provided. The oscillation frequency of a VCO is set to an even-number multiple of the transmit frequency, and generates transmit signals via a divider. A device that varies the gain according to the amplitude component of modulating signals is added to an amplifier whose input is signals from the VCO, and the transmission of modulating signals involving amplitude modulation, such as EDGE, is thereby made possible.
    Type: Grant
    Filed: August 19, 2005
    Date of Patent: September 16, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Satoshi Tanaka, Kazuyuki Hori, Manabu Kawabe, Yukinori Akamine, Masumi Kasahara, Kazuo Watanabe
  • Patent number: 7352250
    Abstract: A PLL circuit equipped with a loop gain detecting circuit that can suppress the change of the loop gain. When detecting the loop gain, the frequency of the input signal to the second input (IN-2) of the phase detector is first changed, and the response corresponding to the change is detected by the output of the voltage locked oscillator. The detection is performed by connecting the output of the voltage locked oscillator with the counter and connecting the output of the counter with the integrator. The phase locked loop characteristics are optimized by performing feedback for the detection result on the value of the charge pump current.
    Type: Grant
    Filed: January 30, 2006
    Date of Patent: April 1, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Yukinori Akamine, Manabu Kawabe, Satoshi Tanaka, Yasuo Shima, Ryoichi Takano
  • Patent number: 7346330
    Abstract: To simplify the configuration of functional modules in a software-defined radio apparatus, and facilitate the development of software. The functional modules have input and output terminals of a common configuration. Distributed timing control is performed so that the functional modules operate in their respective timings, and the functional modules have common input/output signals.
    Type: Grant
    Filed: September 6, 2005
    Date of Patent: March 18, 2008
    Assignee: Hitachi, Ltd.
    Inventors: Manabu Kawabe, Katsuhiko Tsunehara, Hirotake Ishii, Takashi Ishikawa
  • Patent number: 7346325
    Abstract: This invention provides a receiver in which the calibration time by repeated operations to correct phase mismatch and amplitude mismatch between I and Q signals can be reduced. The receiver comprises mixers which convert received RF signals into quadrature modulated IF signals, signal paths which filter and amplify and output the quadrature modulated signals output from the mixers, a calibration circuit which calibrates phase and amplitude mismatches between the I and Q components of the quadrature modulated signals output through the signal paths, a frequency converter which, when the mixers or the signal paths selected output calibration signals with IF frequency instead of the quadrature modulated signals, converts the calibration signals into those with a frequency higher than IF frequency, and an arithmetic operation circuit which calculates phase and amplitude mismatches from the calibration signals output by the frequency converter and outputs calculation results.
    Type: Grant
    Filed: July 13, 2005
    Date of Patent: March 18, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Koji Maeda, Satoshi Tanaka, Irei Kyu, Yukinori Akamine, Manabu Kawabe
  • Publication number: 20080061890
    Abstract: The present invention provides a PLL circuit containing a loop gain circuit capable of suppressing loop gain variation. This PLL circuit includes a counter that is driven by a voltage controlled oscillator within the PLL circuit, an accumulator (ACL) that accumulates the output of the counter, and a comparison operation circuit block that compares the count value of the ACL and the design value pre-stored in a register, and the loop gain of the PLL circuit is detected taking advantage of the fact that the ACL count value is inversely proportional to the loop gain. Based on the detection result, the loop gain is calibrated by correcting the loop gain with a charge pump current, etc. This allows the PLL circuit to maintain stable loop characteristics that will not affect the characteristics variation of each element constituting the PLL.
    Type: Application
    Filed: October 24, 2007
    Publication date: March 13, 2008
    Inventors: Manabu Kawabe, Kazuyuki Hori, Satoshi Tanaka, Yukinori Akamine, Masumi Kasahara, Kazuo Watanabe
  • Publication number: 20080030281
    Abstract: A PLL circuit equipped with a loop gain detecting circuit that can suppress the change of the loop gain. When detecting the loop gain, the frequency of the input signal to the second input (IN-2) of the phase detector is first changed, and the response corresponding to the change is detected by the output of the voltage locked oscillator. The detection is performed by connecting the output of the voltage locked oscillator with the counter and connecting the output of the counter with the integrator. The phase locked loop characteristics are optimized by performing feedback for the detection result on the value of the charge pump current.
    Type: Application
    Filed: October 2, 2007
    Publication date: February 7, 2008
    Inventors: Yukinori Akamine, Manabu Kawabe, Satoshi Tanaka, Yasuo Shima, Ryoichi Takano
  • Patent number: 7301405
    Abstract: The present invention provides a PLL circuit containing a loop gain circuit capable of suppressing loop gain variation. This PLL circuit includes a counter that is driven by a voltage controlled oscillator within the PLL circuit, an accumulator (ACL) that accumulates the output of the counter, and a comparison operation circuit block that compares the count value of the ACL and the design value pre-stored in a register, and the loop gain of the PLL circuit is detected taking advantage of the fact that the ACL count value is inversely proportional to the loop gain. Based on the detection result, the loop gain is calibrated by correcting the loop gain with a charge pump current, etc. This allows the PLL circuit to maintain stable loop characteristics that will not affect the characteristics variation of each element constituting the PLL.
    Type: Grant
    Filed: August 12, 2005
    Date of Patent: November 27, 2007
    Assignee: Renesas Technology Corp.
    Inventors: Manabu Kawabe, Kazuyuki Hori, Satoshi Tanaka, Yukinori Akamine, Masumi Kasahara, Kazuo Watanabe
  • Publication number: 20070261631
    Abstract: It is to provide a method for growing an epitaxial crystal in which the doping conditions are set when an epitaxial crystal having a desired carrier concentration is grown. A method for growing an epitaxial crystal while a dopant is added to a compound semiconductor substrate, comprises: obtaining a relation between an off angle and a doping efficiency with regards to the same type of compound semiconductor substrate in advance; and setting a doping condition for carrying out an epitaxial growth on the compound semiconductor substrate based on the obtained relation and a value of the off angle of the substrate.
    Type: Application
    Filed: June 6, 2005
    Publication date: November 15, 2007
    Inventors: Manabu Kawabe, Ryuichi Hirano
  • Patent number: 7254160
    Abstract: A radio receiver handles a transmitted Walsh sequence having a code length of “m” as a two-dimensional array of “a” rows and “b” columns, and performs a fast Hadamard transform process having a code length of “a” in the row direction. The absolute values of the results are added in the column direction, and a Walsh number having the maximum receiving power is selected to determine a Walsh sequence having a code length of “a.” Then, only the identified column is extracted, and a fast Hadamard transform process having a code length of “b” is applied in the column direction.
    Type: Grant
    Filed: February 12, 2003
    Date of Patent: August 7, 2007
    Assignee: Hitachi Communication Technologies, Ltd.
    Inventors: Kiyoshi Kawamoto, Manabu Kawabe, Shiro Mazawa, Tomoyuki Ono
  • Publication number: 20070163504
    Abstract: It is to provide a vapor phase growth apparatus which can perform vapor phase growth of a thin film having a good uniformity throughout a surface of a wafer. The vapor phase growth apparatus includes at least a sealable reactor, a wafer containing member (wafer holder) installed within the reactor and having a wafer mounting portion (pocket hole) on a surface thereof for holding a wafer, a gas supply member (gas inlet pipe) for supplying raw material gas towards the wafer, a heating member (heater) for heating the wafer, and a heat uniformizing member (susceptor) for holding the wafer containing member and uniformizing heat from the heating member, wherein raw material gas is supplied into the reactor in a high temperature environment while heating the wafer by using the heating member via the heat uniformizing member and the wafer containing member, to form a film grown on a surface of the wafer, and wherein a recess portion depressed in a dome shape is formed at a back side of the wafer containing member.
    Type: Application
    Filed: February 15, 2005
    Publication date: July 19, 2007
    Inventors: Eiichi Shimizu, Nobuhito Makino, Manabu Kawabe
  • Publication number: 20070080835
    Abstract: The receiver, which enables rejection of image signals with higher accuracy over wider frequency band, can be provided as a low IF receiver by inputting a calibration signal of frequency fi (1?i?N) before reception of signals and determining the frequency response fa(z) to fd(z) of a calibrating filter in a filter mismatch calibrating circuit (FIL_CAL) 195 to make zero amplitude and phase mismatches between the I component and Q component of the quadrature demodulation signal at the frequency fIFi.
    Type: Application
    Filed: October 6, 2006
    Publication date: April 12, 2007
    Inventors: Koji Maeda, Satoshi Tanaka, Yukinori Akamine, Manabu Kawabe
  • Publication number: 20060220750
    Abstract: A PLL circuit equipped with a loop gain detecting circuit that can suppress the change of the loop gain. When detecting the loop gain, the frequency of the input signal to the second input (IN-2) of the phase detector is first changed, and the response corresponding to the change is detected by the output of the voltage locked oscillator. The detection is performed by connecting the output of the voltage locked oscillator with the counter and connecting the output of the counter with the integrator. The phase locked loop characteristics are optimized by performing feedback for the detection result on the value of the charge pump current.
    Type: Application
    Filed: January 30, 2006
    Publication date: October 5, 2006
    Inventors: Yukinori Akamine, Manabu Kawabe, Satoshi Tanaka, Yasuo Shima, Ryoichi Takano
  • Publication number: 20060199550
    Abstract: A radio communication apparatus having a radio modem for processing a signal in a radio frequency band, a signal processor for processing a base band of a transmission or reception signal, and a CPU for processing a protocol. The signal processor includes signal processing blocks implemented by programmable software. Each of the signal processing blocks processes a signal of reception signal data input from the radio modem or from a preceding stage of one of the signal processing blocks or a signal of transmission signal data input from the CPU or from the preceding stage of signal processing block on the basis of a control signal input together with the transmission signal data or the reception signal data. The control signal can include information required by all the signal processing blocks in a common format.
    Type: Application
    Filed: February 8, 2006
    Publication date: September 7, 2006
    Inventors: Takashi Ishikawa, Manabu Kawabe, Katsuhiko Tsunehara, Hirotake Ishii
  • Patent number: 7088696
    Abstract: The hardware configuration of a baseband block in a radio communication system is reduced in gate size. Modulation/demodulation processing in a baseband block is divided into a plurality of processing units, which are connected to one another by buffer memories. The hardware gate sizes are reduced by performing processing on a plurality of channels by time division multiplexing at a speed higher than the speed at which received signals are written into the buffer memories.
    Type: Grant
    Filed: October 27, 1999
    Date of Patent: August 8, 2006
    Inventors: Manabu Kawabe, May Suzuki, Seishi Hanaoka, Nobukazu Doi
  • Publication number: 20060121858
    Abstract: A ?? transmitter that permits setting of a loop filter LF, a charge pump current and other factors to the same conditions even if it is operated in a plurality of frequency bands, therefore allows the number of components to be reduced and at the same time enables the angle between the phases of local signals for reception use to be close to exactly 90°, which is a feature ensuring robustness against inter-element variations and accordingly suitable for large scale integration, is to be provided. The oscillation frequency of a VCO is set to an even-number multiple of the transmit frequency, and generates transmit signals via a divider. A device that varies the gain according to the amplitude component of modulating signals is added to an amplifier whose input is signals from the VCO, and the transmission of modulating signals involving amplitude modulation, such as EDGE, is thereby made possible.
    Type: Application
    Filed: August 19, 2005
    Publication date: June 8, 2006
    Inventors: Satoshi Tanaka, Kazuyuki Hori, Manabu Kawabe, Yukinori Akamine, Masumi Kasahara, Kazuo Watanabe
  • Publication number: 20060073804
    Abstract: To realize a software radio processing with a reduced circuit area by hardware and software which can process transmission and reception, or synchronization and demodulation in time division. There are provided a circuit DRC that can dynamically change a configuration with a structure that can change the configuration at a high speed, a general processor, and an interface for connection with an external device such as an AD converter or a DA converter. Software radio is realized by using a software radio chip that conducts plural different processing such as transmission and reception, or synchronization and demodulation in time division. The different processing during the radio signal processing can be conducted in time division. As a result, the software radio can be realized with a circuit of a reduced area in a software radio system that allocates regions of an FPGA to the respective processing.
    Type: Application
    Filed: October 3, 2005
    Publication date: April 6, 2006
    Inventors: Hiroshi Tanaka, Takanobu Tsunoda, Tetsuroo Honmura, Manabu Kawabe, Masashi Takada
  • Publication number: 20060068739
    Abstract: This invention provides a receiver in which the calibration time by repeated operations to correct phase mismatch and amplitude mismatch between I and Q signals can be reduced. The receiver comprises mixers which convert received RF signals into quadrature modulated IF signals, signal paths which filter and amplify and output the quadrature modulated signals output from the mixers, a calibration circuit which calibrates phase and amplitude mismatches between the I and Q components of the quadrature modulated signals output through the signal paths, a frequency converter which, when the mixers or the signal paths selected output calibration signals with IF frequency instead of the quadrature modulated signals, converts the calibration signals into those with a frequency higher than IF frequency, and an arithmetic operation circuit which calculates phase and amplitude mismatches from the calibration signals output by the frequency converter and outputs calculation results.
    Type: Application
    Filed: July 13, 2005
    Publication date: March 30, 2006
    Inventors: Koji Maeda, Satoshi Tanaka, Irei Kyu, Yukinori Akamine, Manabu Kawabe
  • Publication number: 20060052094
    Abstract: To simplify the configuration of functional modules in a software-defined radio apparatus, and facilitate the development of software. The functional modules have input and output terminals of a common configuration. Distributed timing control is performed so that the functional modules operate in their respective timings, and the functional modules have common input/output signals.
    Type: Application
    Filed: September 6, 2005
    Publication date: March 9, 2006
    Inventors: Manabu Kawabe, Katsuhiko Tsunehara, Hirotake Ishii, Takashi Ishikawa
  • Publication number: 20060049878
    Abstract: The present invention provides a PLL circuit containing a loop gain circuit capable of suppressing loop gain variation. This PLL circuit includes a counter that is driven by a voltage controlled oscillator within the PLL circuit, an accumulator (ACL) that accumulates the output of the counter, and a comparison operation circuit block that compares the count value of the ACL and the design value pre-stored in a register, and the loop gain of the PLL circuit is detected taking advantage of the fact that the ACL count value is inversely proportional to the loop gain. Based on the detection result, the loop gain is calibrated by correcting the loop gain with a charge pump current, etc. This allows the PLL circuit to maintain stable loop characteristics that will not affect the characteristics variation of each element constituting the PLL.
    Type: Application
    Filed: August 12, 2005
    Publication date: March 9, 2006
    Inventors: Manabu Kawabe, Kazuyuki Hori, Satoshi Tanaka, Yukinori Akamine, Masumi Kasahara, Kazuo Watanabe
  • Publication number: 20060046771
    Abstract: Disclosed is the hardware construction of a radio communication apparatus that can meet advanced radio communications. A control bus for transferring control signals between a main processor and components is separated from a data bus for transferring transmission/receive signals between processor units including sub-processors and an external interface. The sub-processors constitute the processor units, and a software defined radio of the present invention may include plural processor units. The processor units are connected by a dedicated interunit interface. The processor units may include multiple sub-processors, which are connected serially through an interprocessor interface.
    Type: Application
    Filed: August 24, 2005
    Publication date: March 2, 2006
    Inventors: Katsuhiko Tsunehara, Hirotake Ishii, Manabu Kawabe, Takashi Ishikawa