Patents by Inventor Masud Beroz

Masud Beroz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090071000
    Abstract: A connection component for mounting a chip or other microelectronic element is formed from a starting unit including posts projecting from a dielectric element by crushing or otherwise reducing the height of at least some of the posts.
    Type: Application
    Filed: November 14, 2008
    Publication date: March 19, 2009
    Applicant: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, Young-Gon Kim, David B. Tuckerman
  • Patent number: 7462936
    Abstract: A connection component for mounting a chip or other microelectronic element is formed from a starting unit including posts projecting from a dielectric element by crushing or otherwise reducing the height of at least some of the posts.
    Type: Grant
    Filed: October 6, 2004
    Date of Patent: December 9, 2008
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, Young-Gon Kim, David B. Tuckerman
  • Publication number: 20080296748
    Abstract: A microelectronic unit has a structure including a microelectronic element such as a semiconductor chip with a first contact disposed remote from the periphery of the structure. The unit further includes first and second redistribution conductive pads disposed near a periphery of the structure and a conductive path incorporating first and second conductors extending toward the first contact, these conductors being connected to one another adjacent the first contact. The conductive path is connected to the first contact, and can provide signal routing from the periphery of the unit to the contact without the need for long stubs. A package may include a plurality of such units, which may be stacked on one another with the redistribution conductive pads of the various units connected to one another.
    Type: Application
    Filed: May 30, 2007
    Publication date: December 4, 2008
    Applicant: Tessera, Inc.
    Inventors: Belgacem Haba, Richard Dewitt Crisp, Masud Beroz
  • Publication number: 20080296717
    Abstract: A lidded chip is provided which includes a chip having a major surface and a plurality of first chip contacts exposed at the major surface. A lid overlies the major surface. A chip carrier is disposed between the chip and the lid, the chip carrier having an inner surface confronting the major surface and an outer surface confronting the lid. A plurality of first carrier contacts of the chip carrier are conductively connected to the first chip contacts. A plurality of second carrier contacts extend upwardly at least partially through the openings in the lid.
    Type: Application
    Filed: June 1, 2007
    Publication date: December 4, 2008
    Applicant: Tessera, Inc.
    Inventors: Masud Beroz, Belgacem Haba, Michael J. Nystrom, Richard Dewitt Crisp, Giles Humpston
  • Patent number: 7453157
    Abstract: A microelectronic package includes a microelectronic element having faces, contacts and an outer perimeter, and a flexible substrate overlying and spaced from a first face of the microelectronic element, an outer region of the flexible substrate extending beyond the outer perimeter of the microelectronic element. The package includes a plurality of etched conductive posts exposed at a surface of the flexible substrate and being electrically interconnected with the microelectronic element, wherein at least one of the conductive posts is disposed in the outer region of the flexible substrate, and a compliant layer disposed between the first face of the microelectronic element and the flexible substrate, wherein the compliant layer overlies the at least one of the conductive posts that is disposed in the outer region of the flexible substrate.
    Type: Grant
    Filed: May 27, 2005
    Date of Patent: November 18, 2008
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, Teck-Gyu Kang, Yoichi Kubota, Sridhar Krishnan, John B. Riley, III, Ilyas Mohammed
  • Patent number: 7427423
    Abstract: A method of fabricating solder assemblies for forming solder connections that include a dielectric base having a non solder-wettable surface, a plurality of solder-wettable pads exposed to said surface, and an electrically conductive potential plane element having a non solder-wettable surface overlying the surface of the base in proximity to the pads but spaced from said pads. The non-wettable surface of the potential plane element may include a metal such as nickel or a metal oxide. The potential plane element thus performs the functions of a solder mask to prevent solder from forming short circuits between adjacent pads, and may also act as a ground plane, power plane or shielding element.
    Type: Grant
    Filed: August 30, 2001
    Date of Patent: September 23, 2008
    Assignee: Tessera, Inc.
    Inventors: Masud Beroz, Belgacem Haba
  • Publication number: 20080185705
    Abstract: A microelectronic package includes a microelectronic element having a first face including contacts, and a flexible substrate having a first surface and a second surface, conductive posts projecting from the first surface and conductive terminals accessible at the second surface, at least some of the conductive terminals and the conductive posts being electrically interconnected and at least some of the conductive terminals being offset from the conductive posts. The first surface of the flexible substrate is juxtaposed with the first face of the microelectronic element so that the conductive posts project from the flexible substrate toward the first face of the microelectronic element. The conductive posts are electrically interconnected with the contacts of the microelectronic element and at least some of the conductive terminals are movable relative to the microelectronic element.
    Type: Application
    Filed: August 23, 2007
    Publication date: August 7, 2008
    Applicant: Tessera, Inc.
    Inventors: Philip R. Osborn, Belgacem Haba, Ellis Chau, Giles Humpston, Masud Beroz, Teck-Gyu Kang, Dat Nghe Duong, Jae M. Park, Jesse Burl Thompson, Richard Dewitt Crisp
  • Patent number: 7361979
    Abstract: A substrate is provided having a plurality of sheets. Each sheet has a first major surface containing a plurality of electrically conductive regions and a second major surface that opposes the first major surface. The sheets are arranged such that the first major surface of a sheet faces the second major surface of another. At least one electrically conductive region of each sheet is partially or fully exposed. At least one electrically conductive region of a sheet is partially or fully covered, e.g., by one or more electrically conductive regions of another sheet. A method for forming such a substrate is also provided.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: April 22, 2008
    Assignee: Tessera, Inc.
    Inventors: Masud Beroz, Belgacem Haba
  • Patent number: 7351641
    Abstract: As disclosed herein, structures and methods are provided for forming capped chips. As provided by the disclosed method, a metal base pattern is formed on a chip insulated from wiring of the chip, and a cap is formed including a metal. The cap is joined to the metal base pattern on the chip to form the capped chip. In one embodiment, a front surface of the chip is exposed which extends from a contact of the chip to an edge of the chip. In another embodiment, a conductive connection is formed to the contact, the conductive connection extending from the contact to a terminal at an exposed plane above the front surface of the chip.
    Type: Grant
    Filed: August 11, 2005
    Date of Patent: April 1, 2008
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, Glenn Urbish, David B. Tuckerman
  • Patent number: 7332068
    Abstract: A metal is provided on a polymeric component and the component is subjected to a removal process such as plasma or liquid etching in the presence of an electric field. The etchant selectively attacks the polymer at the boundary between the metal and the polymer, thereby forming gaps alongside the metal. A cover metal may be plated onto the metal in the gaps. The cover metal protects the principal metal during subsequent etching procedures.
    Type: Grant
    Filed: May 28, 2004
    Date of Patent: February 19, 2008
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Irina Poukhova, Masud Beroz
  • Publication number: 20080029879
    Abstract: Lidded chip packages are provided in which an optoelectronic device chip has microelectronic circuits exposed at a surface of the chip with a lid mounted to overlie the optoelectronic device and the microelectronic circuits. An opaque film may be attached to the lid to overlie the microelectronic circuits while exposing the optoelectronic device. Lidded chip packages are also provided in which the lid overlies an active or passive device mounted to the chip. Wiring traces may be embedded within an adhesive between the lid and the chip.
    Type: Application
    Filed: February 27, 2007
    Publication date: February 7, 2008
    Applicant: Tessera, Inc.
    Inventors: David Tuckerman, Giles Humpston, Michael Nystrom, Masud Beroz, Jesse Thompson
  • Patent number: 7309447
    Abstract: A method for making a reusable mold for forming a microelectronic element package. The method including the steps of removing material from portions of a base to form recesses in the base and then depositing a mask material on at least some portions of the base.
    Type: Grant
    Filed: February 3, 2004
    Date of Patent: December 18, 2007
    Assignee: Tessera, Inc.
    Inventors: David Light, Masud Beroz
  • Patent number: 7288433
    Abstract: A stacked microelectronic assembly comprises a flexible sheet having an obverse surface and a reverse surface and including at least a first panel and a second panel. The second panel and the first panel are adjacent to each other, the second panel including terminals on the reverse surface for mounting to an external circuit. The first panel includes a non-overmolded microelectronic element mounted thereon. The microelectronic element having a rear face and a front face surface, wherein the front face surface confronts the obverse surface of the first panel. During manufacture the flexible sheet is folded to create a stacked microelectronic assembly such that the rear face of the first microelectronic assembly confronts and substantially contacts the obverse surface of the second panel. This results in the second panel being kept substantially flat during subsequent mounting to the external circuit.
    Type: Grant
    Filed: June 20, 2005
    Date of Patent: October 30, 2007
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz
  • Patent number: 7268304
    Abstract: A connection component for a semiconductor chip includes a substrate having a gap over which extends a plurality of parallel spaced apart leads. The ends of the leads are adhered to the substrate either by being bonded to contacts or being embedded in the substrate. The connection component can be formed, in one embodiment, by stitch bonding wire leads across the gap. In another embodiment, a prefabricated lead assembly supporting spaced apart parallel leads is juxtaposed and transferred to the substrate. The connection component is juxtaposed overlying a semiconductor chip whereby leads extending over the gap may have one end detached and bonded to an underlying chip contact.
    Type: Grant
    Filed: April 21, 2005
    Date of Patent: September 11, 2007
    Assignee: Tessera, Inc.
    Inventors: Masud Beroz, Jae M. Park, Belgacem Haba, Fion Tan, Philip R. Osborn
  • Patent number: 7268426
    Abstract: A packaged semiconductor chip includes features such as a chip carrier having a large thermal conductor which can be solder-bonded to a circuit panel so as to provide enhanced thermal conductivity to the circuit panel and electromagnetic shielding and a conductive enclosure which partially or completely surrounds the packaged chip to provide additional heat dissipation and shielding. The packaged unit may include both an active semiconductor chip and a passive element, desirably in the form of a chip, which includes resistors and capacitors. Inductors may be provided in whole or in part on the chip carrier.
    Type: Grant
    Filed: February 20, 2004
    Date of Patent: September 11, 2007
    Assignee: Tessera, Inc.
    Inventors: Michael Warner, Lee Smith, Belgacem Haba, Glenn Urbish, Masud Beroz, Teck-Gyu Kang
  • Publication number: 20070205496
    Abstract: A microelectronic package includes a microelectronic element having faces and contacts, the microelectronic element having an outer perimeter, and a substrate overlying and spaced from a first face of the microelectronic element, whereby an outer region of the substrate extends beyond the outer perimeter of the microelectronic element. The microelectronic package includes a plurality of etched conductive posts exposed at a surface of the substrate and being electrically interconnected with the microelectronic element, whereby at least one of the etched conductive posts is disposed in the outer region of the substrate. The package includes an encapsulating mold material in contact with the microelectronic element and overlying the outer region of the substrate, the encapsulating mold material extending outside of the etched conductive posts for defining an outermost edge of the microelectronic package.
    Type: Application
    Filed: May 3, 2007
    Publication date: September 6, 2007
    Applicant: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, Teck-Gyu Kang, Yoichi Kubota, Sridhar Krishnan, John Riley, Ilyas Mohammed
  • Patent number: 7262368
    Abstract: Provided are connection structures for a microelectronic device and methods for forming the structure. A substrate is included having opposing surfaces and a plurality of holes extending through the surfaces. Also included is a plurality of electrically conductive posts. Each post extends from a base to a tip located within a corresponding hole of the substrate. An additional substrate may be provided such that the base of each post is located on a surface thereof. Additional electrically conductive posts may be provided having tips in corresponding holes of the additional substrate. Optionally, a dielectric material may be placed between the substrate and the posts.
    Type: Grant
    Filed: August 13, 2004
    Date of Patent: August 28, 2007
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, David B. Tuckerman, Giles Humpston, Richard Dewitt Crisp
  • Publication number: 20070108613
    Abstract: A microelectronic connection component includes a substrate having a first surface, a second surface and a peripheral edge. First and second terminals are exposed at the first surface of the substrate. Wire bond pads are exposed proximate the peripheral edge of the substrate at the first surface. First conductive paths couple the first terminals to the wire bond pads. Bonding leads extend beyond the peripheral edge of the substrate. Second conductive paths couple the second terminals to the bonding leads.
    Type: Application
    Filed: October 13, 2006
    Publication date: May 17, 2007
    Applicant: Tessera, Inc.
    Inventor: Masud Beroz
  • Publication number: 20070105346
    Abstract: A method of expanding the contact pitch for un-diced chips in an array by pre-slicing the array in a first direction, attaching a lead frame to the chips' contacts, and then slicing the array and attached lead frame in the second direction. The lead frame has leads mechanically connected one another such that slicing the frame in the second direction along the mechanical connections separates the leads. Each lead has a first terminal which is conductively attached to a chip contact and a second terminal extending beyond the boundaries of the chip to which the first terminal is attached. In this manner, the contact pitch is effectively expanded to the terminal pitch of the leads.
    Type: Application
    Filed: October 26, 2006
    Publication date: May 10, 2007
    Applicant: Tessera, Inc.
    Inventors: Masud Beroz, Belgacem Haba
  • Publication number: 20070094874
    Abstract: Provided are connection structures for a microelectronic device and methods for forming the structure. A substrate is included having opposing surfaces and a plurality of holes extending through the surfaces. Also included is a plurality of electrically conductive posts. Each post extends from a base to a tip located within a corresponding hole of the substrate. An additional substrate may be provided such that the base of each post is located on a surface thereof. Additional electrically conductive posts may be provided having tips in corresponding holes of the additional substrate. Optionally, a dielectric material may be placed between the substrate and the posts.
    Type: Application
    Filed: December 20, 2006
    Publication date: May 3, 2007
    Applicant: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, David Tuckerman, Giles Humpston, Richard Crisp