Patents by Inventor Michael Coln

Michael Coln has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5804957
    Abstract: A constant current supply system for a variable resistance load includes first and second output terminals for applying a predetermined current to a variable resistance load; a constant current circuit connected to the second output terminal for providing the predetermined current to the load; a voltage supply connected to the first terminal for providing a voltage across the terminal and constant current circuit; and a voltage supply control circuit for monitoring the voltage at the second terminal across the constant current circuit and adjusting the voltage supply to maintain the second terminal at a preselected voltage for maintaining the predetermined current to the variable resistance load.
    Type: Grant
    Filed: August 13, 1997
    Date of Patent: September 8, 1998
    Assignee: Analog Devices, Inc.
    Inventor: Michael Coln
  • Patent number: 5666299
    Abstract: An asynchronous digital sample rate converter includes a random access memory for storing input data values and a read only memory for storing a reduced set of interpolation filter coefficients. Input data is written to the random access memory at the input sample rate. Output samples are provided from a multiply/accumulate engine which given a stream of input data and filter coefficients produces an output sample upon request at the output frequency. The initial address for reading input data from the random access memory, and the addresses for coefficients from the read only memory are provided by an auto-centering scheme which is a first order closed loop system with a digital integrator fed by an approximation of the input to output sample rate ratio. This auto-centering scheme may include a feed forward low pass filter to cancel steady state error, and an interpolated write address to reduce noise.
    Type: Grant
    Filed: May 19, 1995
    Date of Patent: September 9, 1997
    Assignee: Analog Devices, Inc.
    Inventors: Robert W. Adams, Tom W. Kwan, Michael Coln
  • Patent number: 5475628
    Abstract: An asynchronous digital sample rate converter includes a random access memory for storing input data values and a read only memory for storing a reduced set of interpolation filter coefficients. Input data is written to the random access memory at the input sample rate. Output samples are provided from a multiply/accumulate engine which given a stream of input data and filter coefficients produces an output sample upon request at the output frequency. The initial address for reading input data from the random access memory, and the addresses for coefficients from the read only memory are provided by an auto-centering scheme which is a first order closed loop system with a digital integrator fed by an approximation of the input to output sample rate ratio. This auto-centering scheme may include a feed forward low pass filter to cancel steady state error, and an interpolated write address to reduce noise.
    Type: Grant
    Filed: September 30, 1992
    Date of Patent: December 12, 1995
    Assignee: Analog Devices, Inc.
    Inventors: Robert W. Adams, Tom W. Kwan, Michael Coln
  • Patent number: 5471411
    Abstract: An asynchronous digital sample rate converter includes a random access memory for storing input data values and a read only memory for storing a reduced set of interpolation filter coefficients. Input data is written to the random access memory at the input sample rate. Output samples are provided from a multiply/accumulate engine which given a stream of input data and filter coefficients produces an output sample upon request at the output frequency. The initial address for reading input data from the random access memory, and the addresses for coefficients from the read only memory are provided by an auto-centering scheme which is a first order closed loop system with a digital integrator fed by an approximation of the input to output sample rate ratio. This auto-centering scheme may include a feed forward low pass filter to cancel steady state error, and an interpolated write address to reduce noise.
    Type: Grant
    Filed: April 28, 1994
    Date of Patent: November 28, 1995
    Assignee: Analog Devices, Inc.
    Inventors: Robert W. Adams, Tom W. Kwan, Michael Coln