Patents by Inventor Mitsuaki Katagiri

Mitsuaki Katagiri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7546506
    Abstract: The present invention relates to a DRAM stacked packages, a DIMM, a method for testing them, and a semiconductor manufacturing method. According to the present invention, there is provided a DRAM stacked package comprising: a plurality of stacked DRAMs; external terminals to which test equipment is connected, said external terminals being used to input/output at least address, command, and data; and an interface chip provided between said plurality of stacked DRAMs and said external terminals. The plurality of DRAMs and the interface chip are implemented on a package. The interface chip comprises: a test circuit including: an algorithmic pattern generator for generating a test pattern used to test the plurality of DRAMs; applying circuits for applying said generated test pattern to the plurality of DRAMs; and a comparator for comparing each response signal received from the plurality of DRAMs with an expected value for judgment.
    Type: Grant
    Filed: March 20, 2006
    Date of Patent: June 9, 2009
    Assignees: Hitachi, Ltd., Elpida Memory, Inc.
    Inventors: Yuji Sonoda, Shuji Kikuchi, Katsunori Hirano, Ichiro Anjo, Mitsuaki Katagiri
  • Publication number: 20090140412
    Abstract: A semiconductor chip is mounted on a flexible wiring board through the interposition of an elastmer. The flexible wiring board is made up of a tape on which wiring is fixed. A part of the wiring is projected beyond the edge of the tape, extended in the direction of the thickness of the elastmer and connected to an electrode of the semiconductor chip. The edge of the tape beyond which the wiring is projected protrudes beyond the edge of the elastmer by a length no smaller than the thickness of the elastmer.
    Type: Application
    Filed: January 30, 2009
    Publication date: June 4, 2009
    Applicant: Elpida Memory, Inc.
    Inventors: Mitsuaki Katagiri, Hisashi Tanie
  • Publication number: 20090140409
    Abstract: A semiconductor device includes a substrate having bumps on the backside thereof, a first semiconductor chip mounted on the surface of the substrate, a second semiconductor chip mounted on the first semiconductor chip above the surface of the substrate, a first bonding wire having a length L1 for connecting the first semiconductor chip to the substrate, a second bonding wire having a length L2 (where L2>L1) for connecting the second semiconductor chip to the substrate, a first resin seal having a dielectric constant ?1 for sealing the first bonding wire, and a second resin seal having a dielectric constant ?2 (where ?2<?1) for sealing the second bonding wire. The relationship between the lengths L1 and L2 and the dielectric constants ?1 and ?2 is defined by an equation of ?1=?2(L2/L1)2.
    Type: Application
    Filed: December 3, 2008
    Publication date: June 4, 2009
    Inventors: Kazutaka Koshiishi, Mitsuaki Katagiri, Satoshi Isa, Dai Sasaki
  • Patent number: 7538431
    Abstract: A semiconductor device is disclosed including a data family pad layout wherein an effort is made to contrive layouts of a power lead wire and a ground lead wire to minimize effective inductance in priority to a length of a lead wire between a pad and a solder ball land of a semiconductor chip. Pad layouts are arrayed in two rows and one unit of the pad layout is configured such that a data power source and ground are adjacent to each other or one data is inserted between the data power source and the ground. Such configurations decrease mutual inductance between the data power sources and increase mutual inductance between the data power source and the ground causing reduction in effective inductance between the data power source and the ground with the resultant minimization of power and ground noises.
    Type: Grant
    Filed: May 23, 2008
    Date of Patent: May 26, 2009
    Assignee: Elpida Memory, Inc.
    Inventors: Satoshi Isa, Mitsuaki Katagiri, Fumiyuki Osanai
  • Patent number: 7504734
    Abstract: A semiconductor chip is mounted on a flexible wiring board through the interposition of an elastmer. The flexible wiring board is made up of a tape on which wiring is fixed. A part of the wiring is projected beyond the edge of the tape, extended in the direction of the thickness of the elastmer and connected to an electrode of the semiconductor chip. The edge of the tape beyond which the wiring is projected protrudes beyond the edge of the elastmer by a length no smaller than the thickness of the elastmer.
    Type: Grant
    Filed: February 24, 2005
    Date of Patent: March 17, 2009
    Assignee: Elpida Memory, Inc.
    Inventors: Mitsuaki Katagiri, Hisashi Tanie
  • Publication number: 20090032973
    Abstract: A semiconductor stack package includes a first printed wiring board; a plurality of semiconductor chips stacked on the first printed wiring board, wherein among the semiconductor chips, the uppermost semiconductor chip has an electrode pad for providing power supply, a ground pad for providing grounding, and a signal pad for signal transmission in a center area on the upper surface of the chip; connection lands formed on the first printed wiring board on the outside of the stacked semiconductor chips; a wiring extension part which is formed on the uppermost semiconductor chip, and has wiring circuits extending from the center to the periphery thereof, wherein at least one of the electrode pad and the ground pad is electrically connected to one end of one of the wiring circuits; and a wire for connecting the other end of the relevant wiring circuit of the wiring extension part and one of the connection lands on the first printed wiring board.
    Type: Application
    Filed: July 29, 2008
    Publication date: February 5, 2009
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Dai Sasaki, Mitsuaki Katagiri, Satoshi Isa
  • Patent number: 7466577
    Abstract: A semiconductor storage employs a base substrate (101) having a command/address external terminal group (CA), a data input/output external terminal group (DQ), and a single chip select external terminal (CS), and also comprises a plurality of memory chips (110) to (113) mounted on a base substrate (101), each of which can individually carry out read and write operations. The terminals (CA), (DQ), and (CS) are connected to an interface chip (120). The interface chip (120) has a chip select signal generation circuit that can individually activate a plurality of memory chips (110) to (113) on the basis of an address signal fed by way of the terminal (CA) and on the basis of a chip select signal fed by way of the terminal (CS).
    Type: Grant
    Filed: March 30, 2006
    Date of Patent: December 16, 2008
    Assignees: Hitachi, Ltd., Intellectual Property Group, Elpida Memory, Inc.
    Inventors: Tomonori Sekiguchi, Hideki Osaka, Tatemi Ido, Osamu Nagashima, Mitsuaki Katagiri, Ichiro Anjo
  • Publication number: 20080224311
    Abstract: A semiconductor device is disclosed including a data family pad layout wherein an effort is made to contrive layouts of a power lead wire and a ground lead wire to minimize effective inductance in priority to a length of a lead wire between a pad and a solder ball land of a semiconductor chip. Pad layouts are arrayed in two rows and one unit of the pad layout is configured such that a data power source and ground are adjacent to each other or one data is inserted between the data power source and the ground. Such configurations decrease mutual inductance between the data power sources and increase mutual inductance between the data power source and the ground causing reduction in effective inductance between the data power source and the ground with the resultant minimization of power and ground noises.
    Type: Application
    Filed: May 23, 2008
    Publication date: September 18, 2008
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Satoshi ISA, Mitsuaki KATAGIRI, Fumiyuki OSANAI
  • Publication number: 20080203584
    Abstract: Corresponding parts to a first path portion in a first signal transmission path to a first semiconductor chip are an interconnection member and a second path portion a second signal transmission path to a second semiconductor chip and are not formed on the first tape. An electric length of the second signal transmission path is allowed to be adjusted independently of the first tape, so that the electric length of the second signal transmission path can be easily made equal to or substantially equal to that of the first signal transmission path.
    Type: Application
    Filed: April 14, 2008
    Publication date: August 28, 2008
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Mitsuaki Katagiri, Atsushi Hiraishi, Fumiyuki Osanai
  • Publication number: 20080173987
    Abstract: A high dielectric loss tangent layer is provided in a dielectric layer between a power-supply plane and a ground plane. The high dielectric loss tangent layer is arranged such that its edge is located between the edge of the power-supply plane and the edge of the ground plane. The edge of the high dielectric loss tangent layer is preferably separated by a predetermined distance or more from the edge of the power-supply plane or the edge of the ground plane which is located on the inner side.
    Type: Application
    Filed: January 15, 2008
    Publication date: July 24, 2008
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Kazutaka Koshiishi, Mitsuaki Katagiri, Satoshi Isa
  • Publication number: 20080164585
    Abstract: A semiconductor device is mounted on a package substrate which has a power supply line and a signal line formed of a normal or predetermined resistance material layer on a dielectric layer. A resistance material layer has a high resistance as compared with the normal resistance material layer and is additionally provided on the surface of the normal resistance material layer of the peripheral face of the signal line closest to the power supply line.
    Type: Application
    Filed: December 21, 2007
    Publication date: July 10, 2008
    Applicants: ELPIDA MEMORY, INC., HITACHI RESEARCH LABORATORY, HITACHI, LTD.
    Inventors: Kazutaka Koshiishi, Mitsuaki Katagiri, Satoshi Isa, Haruo Akahoshi
  • Patent number: 7391113
    Abstract: A semiconductor device is disclosed including a data family pad layout wherein an effort is made to contrive layouts of a power lead wire and a ground lead wire to minimize effective inductance in priority to a length of a lead wire between a pad and a solder ball land of a semiconductor chip. Pad layouts are arrayed in two rows and one unit of the pad layout is configured such that a data power source and ground are adjacent to each other or one data is inserted between the data power source and the ground. Such configurations decrease mutual inductance between the data power sources and increase mutual inductance between the data power source and the ground causing reduction in effective inductance between the data power source and the ground with the resultant minimization of power and ground noises.
    Type: Grant
    Filed: March 29, 2006
    Date of Patent: June 24, 2008
    Assignee: Elpida Memory, Inc.
    Inventors: Satoshi Isa, Mitsuaki Katagiri, Fumiyuki Osanai
  • Patent number: 7375422
    Abstract: Corresponding parts to a first path portion in a first signal transmission path to a first semiconductor chip are an interconnection member and a second path portion a second signal transmission path to a second semiconductor chip and are not formed on the first tape. An electric length of the second signal transmission path is allowed to be adjusted independently of the first tape, so that the electric length of the second signal transmission path can be easily made equal to or substantially equal to that of the first signal transmission path.
    Type: Grant
    Filed: December 2, 2005
    Date of Patent: May 20, 2008
    Assignee: Elpida Memory, Inc.
    Inventors: Mitsuaki Katagiri, Atsushi Hiraishi, Fumiyuki Osanai
  • Publication number: 20080072194
    Abstract: A method for designing a device that comprises a first semiconductor chip, a second semiconductor chip and an adjustment target is disclosed. The first semiconductor chip comprises an input pad, a first power supply pad and a first ground pad. The second semiconductor chip comprises an output pad coupled to the input pad. The adjustment target is connected to the first and the second semiconductor chips. A main target variable is calculated from an input circuit chip model, an output circuit chip model of the second semiconductor chip in frequency domain and a target impedance model of the adjustment target in frequency domain. The input circuit chip model is created by representing the first semiconductor chip in frequency domain in consideration of a first capacitor model between the input pad and the first power supply pad, a second capacitor model between the input pad and the first ground pad, and a chip internal capacitor model between the first power supply pad and the first ground pad.
    Type: Application
    Filed: September 13, 2007
    Publication date: March 20, 2008
    Applicants: ELPIDA MEMORY, INC., HITACHI, LTD.
    Inventors: Mitsuaki KATAGIRI, Satoshi Nakamura, Takashi Suga, Hiroya Shimizu, Satoshi Isa, Satoshi Itaya, Yukitoshi Hirose
  • Patent number: 7345892
    Abstract: In a memory module, reference potential connecting patterns are disposed on high frequency signal lines and/or on the extension lines extending from the terminal ends of the signal lines as well as a shield cover for covering semiconductor memory chips is disposed on the substrate, and the reference potential connecting patterns are connected to the shield cover through metal cover contact parts.
    Type: Grant
    Filed: May 20, 2005
    Date of Patent: March 18, 2008
    Assignees: NEC Corporation, Renesas Eastern Japan Semiconductor, Inc., Elpida Memory, Inc.
    Inventors: Masaharu Imazato, Atsushi Nakamura, Takayuki Watanabe, Kensuke Tsuneda, Mitsuaki Katagiri, Hiroya Shimizu, Tatsuya Nagata
  • Publication number: 20080012107
    Abstract: Disclosed is a semiconductor memory device in which pads on a chip which are wire-bonded to lands for solder-balls of a package, respectively, are arranged on first and second sides of the chip facing to each other and are disposed on a third side of the chip as well. Four sets of the pads for data signals are respectively disposed on four regions obtained by dividing the first and second sides into the four regions. Pads for command/address signals are arranged on the third side, thereby increasing layout space for bond fingers for the data signals and achieving uniformity in wiring for data signals.
    Type: Application
    Filed: July 3, 2007
    Publication date: January 17, 2008
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Satoshi Isa, Mitsuaki Katagiri, Kyoichi Nagata, Seiji Narui
  • Publication number: 20070204251
    Abstract: A method for designing a semiconductor package is disclosed, wherein the semiconductor package comprises a semiconductor chip and an adjustment target. A first target variable is calculated in consideration of a first transition state where an output level of the semiconductor chip changes from a low level to a high level. A second target variable is calculated in consideration of a second transition state where an output level of the semiconductor chip changes from the high level to the low level. Inferior one of the first and the second target variables is selected as a main target variable. The main target variable and a predetermined constraint represented in frequency domain are compared to decide design guidelines for the adjustment target.
    Type: Application
    Filed: February 27, 2007
    Publication date: August 30, 2007
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Mitsuaki Katagiri, Satoshi Nakamura, Takashi Suga, Yoji Nishio, Satoshi Isa, Satoshi Itaya
  • Publication number: 20070164435
    Abstract: To reduce noise between a power supply wiring and ground wiring especially in a small, high-density semiconductor device for high-speed operation. A semiconductor device having a second dielectric layer 5 made of dielectric material of which the dielectric loss tan 6 is at least 0.2 and interposed between a power supply wiring layer 6 electrically connected to a semiconductor chip and a ground wiring layer 4, so composed that a dielectric loss generated in the second dielectric layer 5 acts as a low pass filter of the power supply wiring layer 6, and having a first dielectric layer 3 made of dielectric material whose dielectric loss is less than the dielectric loss tan 6 of the second dielectric layer 5 and interposed between a signal wiring layer 2 electrically connected to the semiconductor chip and the ground wiring layer 4.
    Type: Application
    Filed: December 20, 2006
    Publication date: July 19, 2007
    Applicant: ELPIDA MEMORY, INC.
    Inventors: Kazutaka Koshiishi, Mitsuaki Katagiri, Satoshi Isa, Fumiyuki Osanai
  • Publication number: 20070085214
    Abstract: A semiconductor device has a semiconductor chip which is usable as any one of 4-bit, 8-bit, and 16-bit structure devices, and a package for packaging the semiconductor chip. The semiconductor chip has first and second DQ pad groups of DQ system pads for said 16-bit structure device. The first DQ pad group is arranged in a first area at a vicinity of a middle part of a surface of the semiconductor chip while the second DQ pad group is arranged in a second area at an outer side of the first area on the surface. An additional pad necessary as one of DQ system pads for the 8-bit structure device except for pads included in the second DQ pad group is formed in the second area.
    Type: Application
    Filed: September 27, 2006
    Publication date: April 19, 2007
    Inventors: Satoshi Isa, Mitsuaki Katagiri, Toru Chonan, Shigeyuki Nakazawa
  • Publication number: 20070075440
    Abstract: A semiconductor device includes a semiconductor chip having at a center area thereof first and second pad rows which include a plurality of first pads and a plurality of second pads, respectively. A package substrate is bonded to the semiconductor chip. The package substrate includes a substrate opening corresponding to a region including the first and second pad rows, first and second wiring positioned at opposite sides of the substrate opening, respectively, and a ball land disposed in the first wiring area. A bridge section is provided over the substrate opening to mutually connect the first and second wiring areas. The ball land is electrically connected to at least one of the second pads through the bridge section by a lead.
    Type: Application
    Filed: September 28, 2006
    Publication date: April 5, 2007
    Inventors: Fumiyuki Osanai, Mitsuaki Katagiri, Satoshi Isa