Patents by Inventor Mohammad Hekmat

Mohammad Hekmat has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140218120
    Abstract: Coupled multi-inductors and their applications. An apparatus includes several circuit stages. Each circuit stage includes an inductive element that overlaps with the inductive elements of its adjacent circuit stages, forming a loop of coupled circuit stages. The apparatus may be, for example, a multi-phase oscillator with multiple oscillators that are magnetically coupled to each other for generating oscillation signals at different phases. The apparatus may also be, for example, a phase interpolator for combining input signals.
    Type: Application
    Filed: August 29, 2012
    Publication date: August 7, 2014
    Applicant: RAMBUS INC.
    Inventors: Mohammad Hekmat, Farshid Aryanfar, Kambiz Kaviani
  • Publication number: 20140104935
    Abstract: A semiconductor memory system includes a first semiconductor memory die and a second semiconductor memory die. The first semiconductor memory die includes a primary data interface to receive an input data stream during write operations and to deserialize the input data stream into a first plurality of data streams, and also includes a secondary data interface, coupled to the primary data interface, to transmit the first plurality of data streams. The second semiconductor memory die includes a secondary data interface, coupled to the secondary data interface of the first semiconductor memory die, to receive the first plurality of data streams.
    Type: Application
    Filed: September 11, 2013
    Publication date: April 17, 2014
    Applicant: Rambus Inc.
    Inventors: Frederick A. Ware, Amir Amirkhany, Suresh Rajan, Mohammad Hekmat, Dinesh Patil
  • Publication number: 20140101382
    Abstract: A data buffer with a strobe-based primary interface and a strobe-less secondary interface used on a memory module is described. One memory module includes an address buffer, the data buffer and multiple dynamic random-access memory (DRAM) devices. The address buffer provides a timing reference to the data buffer and to the DRAM devices for one or more transactions between the data buffer and the DRAM devices via the strobe-less secondary interface.
    Type: Application
    Filed: September 16, 2013
    Publication date: April 10, 2014
    Applicant: RAMBUS INC.
    Inventors: Kambiz Kaviani, Amir Amirkhany, Dinesh Patil, Mohammad Hekmat
  • Publication number: 20140015615
    Abstract: A phase-locked loop circuit comprises a multi-phase oscillator having a plurality of coupled oscillators. A calibration module detects mismatches between frequency characteristics of the different oscillators in the phase-locked loop circuit during a calibration process. The calibration module then calibrates the various oscillators to compensate for the detected mismatch. Once calibrated, the phase-locked loop circuit can operate with little or no performance degradation despite the mismatch in frequency characteristics between the different oscillators.
    Type: Application
    Filed: June 24, 2013
    Publication date: January 16, 2014
    Inventors: Mohammad Hekmat, Reza Navid
  • Publication number: 20130135015
    Abstract: Circuitry capable of performing fractional clock multiplication by using an injection-locked oscillator is described. Some embodiments described herein perform fractional clock multiplication by periodically changing the injection location, from a set of injection locations, where the injection signal is injected and/or by periodically changing a phase, from a set of phases, of the injection signal that is injected into the ILO.
    Type: Application
    Filed: November 27, 2012
    Publication date: May 30, 2013
    Inventors: Masum Hossain, Farshid Aryanfar, Mohammad Hekmat, Reza Navid
  • Publication number: 20130063191
    Abstract: A duty-cycle correction circuit calibrates the duty cycle of a periodic input signal. The correction circuit includes a state machine that samples the input signal using a sample signal of a sample period. The sample period is selected to scan a period of the input signal over a number of sample periods. The resultant difference between the number of high and low samples provides a measure of the duty cycle deviation from e.g. 50%. An adjustable delay circuit adjusts the relative timing of the rising and falling edges of the input signal, and thus the duty cycle, responsive to the measure of duty cycle.
    Type: Application
    Filed: September 12, 2012
    Publication date: March 14, 2013
    Applicant: Rambus Inc.
    Inventors: Dinesh Patil, Mohammad Hekmat, Kambiz Kaviani, Amir Amirkhany