Patents by Inventor Myoung bum Lee

Myoung bum Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6010940
    Abstract: A method of fabricating a capacitor for a integrated circuit device includes the steps of forming a lower capacitor electrode on an integrated circuit substrate, and forming a dielectric layer on the lower capacitor electrode opposite the integrated circuit substrate. A titanium nitride barrier layer is deposited by chemical vapor deposition on the dielectric layer opposite the integrated circuit substrate to a thickness in the range of 50 .ANG. to 500 .ANG. using TiCl.sub.4 as a source gas. The titanium nitride barrier layer is annealed, and an upper electrode is formed on the titanium nitride barrier layer opposite the integrated circuit substrate.
    Type: Grant
    Filed: September 24, 1997
    Date of Patent: January 4, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myoung-bum Lee, Hyeon-deok Lee
  • Patent number: 5742472
    Abstract: A method for fabricating a capacitor on a substrate includes the steps of forming an insulating layer on the substrate, and forming the first plate electrode on the insulating layer. A first dielectric layer is then formed on the plate electrode, and a first common storage electrode is formed on the first dielectric layer. A contact hole is then formed through the insulating layer, the first plate electrode, the first dielectric layer, and the first common storage electrode, thereby exposing a predetermined portion of the substrate. A first spacer is formed on a sidewall of the contact hole, and a conductive plug is formed in the contact hole extending from the substrate to the first common storage electrode.
    Type: Grant
    Filed: July 3, 1996
    Date of Patent: April 21, 1998
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myoung-bum Lee, Hyeon-deok Lee
  • Patent number: 5656337
    Abstract: A deposition rate of a dielectric material is varied with the electrical polarity of an underlying layer to obtain excellent deposition and planarization characteristics. A conductive layer and the underlying dielectric are surface-treated to have different electrical polarities so that the dielectric is formed by using the difference of deposition rates of the dielectric material between that on the conductive layer and that on the underlying dielectric. A CVD apparatus having a DC power source connected between a susceptor and a gas injection portion thereof is provided. The deposition and planarization can be performed at low temperatures and are simplified in process.
    Type: Grant
    Filed: August 31, 1994
    Date of Patent: August 12, 1997
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Seon Park, Myoung-Bum Lee, Chang-Gee Hong, Chang-Gyu Kim, U-In Chung
  • Patent number: 5560778
    Abstract: A deposition rate of a dielectric material is varied with the electrical polarity of an underlying layer to obtain excellent deposition and planarization characteristics. A conductive layer and the underlying dielectric are surface-treated to have different electrical polarities so that the dielectric is formed by using the difference of deposition rates of the dielectric material between that on the conductive layer and that on the underlying dielectric. A CVD apparatus having a DC power source connected between a susceptor and a gas injection portion thereof is provided. The deposition and planarization can be performed at low temperatures and are simplified in process.
    Type: Grant
    Filed: June 5, 1995
    Date of Patent: October 1, 1996
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In-Seon Park, Myoung-Bum Lee, Chang-Gee Hong, Chang-Gyu Kim, U-In Chung