Patents by Inventor Nicolas Gani

Nicolas Gani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080286978
    Abstract: An etch method includes etching a masked substrate to form a recess with a first sidewall in the substrate. A thin surface layer of the substrate on the first sidewall is then converted into a passivation layer. The masked substrate is etched again to deepen the recess in the substrate. A surface layer of the substrate on the second sidewall of the recess is then converted into a passivation layer. In one embodiment, upon removal of the passivation layers from both sidewalls, the first and second sidewalls of the high aspect ratio recess are aligned to within 10 ? of each other to provide a high aspect ratio recess having a vertical profile.
    Type: Application
    Filed: May 17, 2007
    Publication date: November 20, 2008
    Inventors: Rong Chen, Tae Won Kim, Nicolas Gani, Anisul H. Khan
  • Patent number: 7436645
    Abstract: A pedestal assembly and method for controlling temperature of a substrate during processing is provided. In one embodiment, the pedestal assembly includes an electrostatic chuck coupled to a metallic base. The electrostatic chuck includes at least one chucking electrode and metallic base includes at least two fluidly isolated conduit loops disposed therein. In another embodiment, the pedestal assembly includes a support member that is coupled to a base by a material layer. The material layer has at least two regions having different coefficients of thermal conductivity. In another embodiment, the support member is an electrostatic chuck. In further embodiments, a pedestal assembly has channels formed between the base and support member for providing cooling gas in proximity to the material layer to further control heat transfer between the support member and the base, thereby controlling the temperature profile of a substrate disposed on the support member.
    Type: Grant
    Filed: September 13, 2006
    Date of Patent: October 14, 2008
    Assignee: Applied Materials, Inc.
    Inventors: John Holland, Theodoros Panagopoulos, Alexander Matyushkin, Dan Katz, Michael F. Hegarty, Denis M. Koosau, Nicolas Gani
  • Publication number: 20070249182
    Abstract: Wafers having a high K dielectric layer and an oxide or nitride containing layer are etched in an inductively coupled plasma processing chamber by applying a source power to generate an inductively coupled plasma, introducing into the chamber a gas including BCl3, setting the temperature of the wafer to be between 100° C. and 350° C., and etching the wafer with a selectivity of high K dielectric to oxide or nitride greater than 10:1. Wafers having an oxide layer and a nitride layer are etched in a reactive ion etch processing chamber by applying a bias power to the wafer, introducing into the chamber a gas including BCl3, setting the temperature of the wafer to be between 20° C. and 200° C., and etching the wafer with an oxide to nitride selectivity greater than 10:1.
    Type: Application
    Filed: April 17, 2007
    Publication date: October 25, 2007
    Applicant: Applied Materials, Inc.
    Inventors: Radhika Mani, Nicolas Gani, Wei Liu, Meihua Shen, Shashank C. Deshmukh
  • Publication number: 20070139856
    Abstract: A pedestal assembly and method for controlling temperature of a substrate during processing is provided. In one embodiment, the pedestal assembly includes an electrostatic chuck coupled to a metallic base. The electrostatic chuck includes at least one chucking electrode and metallic base includes at least two fluidly isolated conduit loops disposed therein. In another embodiment, the pedestal assembly includes a support member that is coupled to a base by a material layer. The material layer has at least two regions having different coefficients of thermal conductivity. In another embodiment, the support member is an electrostatic chuck. In further embodiments, a pedestal assembly has channels formed between the base and support member for providing cooling gas in proximity to the material layer to further control heat transfer between the support member and the base, thereby controlling the temperature profile of a substrate disposed on the support member.
    Type: Application
    Filed: September 13, 2006
    Publication date: June 21, 2007
    Inventors: John Holland, Theodoros Panagopoulos, Alexander Matyushkin, Dan Katz, Michael Hegarty, Denis Koosau, Nicolas Gani
  • Publication number: 20070042603
    Abstract: Embodiments of the invention generally provide methods for etching a substrate. In one embodiment, the method includes determining a substrate temperature target profile that corresponds to a uniform deposition rate of etch by-products on a substrate, preferentially regulating a temperature of a first portion of a substrate support relative to a second portion of the substrate support to obtain the substrate temperature target profile on the substrate, and etching the substrate on the preferentially regulated substrate support. In another embodiment, the method includes providing a substrate in a processing chamber having a selectable distribution of species within the processing chamber and a substrate support with lateral temperature control, wherein a temperature profile induced by the substrate support and a selection of species distribution comprise a control parameter set, etching a first layer of material and etching a second layer of material respectively using different control parameter sets.
    Type: Application
    Filed: March 2, 2006
    Publication date: February 22, 2007
    Inventors: Thomas Kropewnicki, Theodoros Panagopoulos, Nicolas Gani, Wilfred Pau, Meihua Shen, John Holland
  • Patent number: 6933243
    Abstract: Methods for etching electrodes formed directly on gate dielectrics are provided. In one aspect, an etch process is provided which includes a main etch step, a soft landing step, and an over etch step. In another aspect, a method is described which includes performing a main etch having good etch rate uniformity and good profile uniformity, performing a soft landing step in which a metal/metal barrier interface can be determined, and performing an over etch step to selectively remove the metal barrier without negatively affecting the dielectric. In another aspect, a method is provided which includes a first non-selective etch chemistry for bulk removal of electrode material, a second intermediate selective etch chemistry with end point capability, and then a selective etch chemistry to stop on the gate dielectric.
    Type: Grant
    Filed: October 23, 2002
    Date of Patent: August 23, 2005
    Assignee: Applied Materials, Inc.
    Inventors: Meihua Shen, Yan Du, Nicolas Gani, Oranna Yauw, Hakeem M. Oluseyi
  • Patent number: 6818562
    Abstract: A method and apparatus for operating a matching network within a plasma enhanced semiconductor wafer processing system that uses pulsed power to facilitate plasma processing.
    Type: Grant
    Filed: May 14, 2002
    Date of Patent: November 16, 2004
    Inventors: Valentin Todorow, John Holland, Nicolas Gani
  • Publication number: 20040152331
    Abstract: The present invention provides a process of etching polysilicon gates using a silicon dioxide hard mask. The process includes exposing a substrate with a polysilicon layer formed thereon to a plasma of a process gas, which includes a base gas and an additive gas. The base gas includes HBr, Cl2, O2, and the additive gas is NF3 and/or N2. By changing a volumetric flow ratio of the additive gas to the base gas, the etch rate selectivity of polysilicon to silicon dioxide may be increased, which allows for a thinner hard mask, better protection of the gate oxide layer, and better endpoint definition and control. Additionally, when the polysilicon layer includes both N-doped and P-doped regions, the additive gas includes both NF3 and N2, and by changing a volumetric flow ratio of NF3 to N2, the etching process may be tailored to provide optimal results in N/P loading and microloading.
    Type: Application
    Filed: September 11, 2003
    Publication date: August 5, 2004
    Applicant: Applied Materials, Inc.
    Inventors: Songlin Xu, Thorsten B. Lill, Yeajer Arthur Chen, Mohit Jain, Nicolas Gani, Shing-Li Sung, Jitske K. Kretz, Meihua Shen, Farid Abooameri
  • Publication number: 20040018739
    Abstract: One embodiment of the present invention is a method used to fabricate an integrated circuit device on a wafer or substrate at a stage where a gate oxide is disposed over the wafer or substrate, a polysilicon layer is disposed thereover, a patterned hardmask is disposed thereover, a patterned antireflective coating is disposed thereover, and a patterned photoresist is disposed thereover, the method including steps of: (a) before stripping the photoresist, etching the polysilicon utilizing a first etch chemistry for a first period of time; and (b) etching the polysilicon utilizing a second etch chemistry for a second period of time.
    Type: Application
    Filed: July 26, 2002
    Publication date: January 29, 2004
    Applicant: Applied Materials, Inc.
    Inventors: Farid Abooameri, Shashank C. Deshmukh, Meihua Shen, Stephanie S. Cheng, Nicolas Gani, Thorsten B. Lill
  • Publication number: 20030196757
    Abstract: A method and apparatus for operating a matching network within a plasma enhanced semiconductor wafer processing system that uses pulsed power to facilitate plasma processing.
    Type: Application
    Filed: May 14, 2002
    Publication date: October 23, 2003
    Applicant: Applied Materials, Inc.
    Inventors: Valentin Todorow, John Holland, Nicolas Gani
  • Publication number: 20030148622
    Abstract: Methods for etching electrodes formed directly on gate dielectrics are provided. In one aspect, an etch process is provided which includes a main etch step, a soft landing step, and an over etch step. In another aspect, a method is described which includes performing a main etch having good etch rate uniformity and good profile uniformity, performing a soft landing step in which a metal/metal barrier interface can be determined, and performing an over etch step to selectively remove the metal barrier without negatively affecting the dielectric. In another aspect, a method is provided which includes a first non-selective etch chemistry for bulk removal of electrode material, a second intermediate selective etch chemistry with end point capability, and then a selective etch chemistry to stop on the gate dielectric.
    Type: Application
    Filed: October 23, 2002
    Publication date: August 7, 2003
    Applicant: Applied Materials, Inc.
    Inventors: Meihua Shen, Yan Du, Nicolas Gani, Oranna Yauw, Hakeem M. Oluseyi
  • Patent number: 6599437
    Abstract: A two-step method of etching an organic coating layer, in particular, an organic antireflection coating (ARC) layer, is disclosed. During the main etch step, the organic coating layer is etched using a plasma generated from a first source gas which includes a fluorocarbon and a non-carbon-containing, halogen-comprising gas. Etching is performed using a first substrate bias power. During the overetch step, residual organic coating material remaining after the main etch step is removed by exposing the substrate to a plasma generated from a second source gas which includes a chlorine-containing gas and an oxygen-containing gas, and which does not include a polymer-forming gas. The overetch step is performed using a second substrate bias power which is less than the first substrate bias power.
    Type: Grant
    Filed: March 20, 2001
    Date of Patent: July 29, 2003
    Assignee: Applied Materials Inc.
    Inventors: Oranna Yauw, Meihua Shen, Nicolas Gani, Jeffrey D. Chinn
  • Publication number: 20030029835
    Abstract: A two-step method of etching an organic coating layer, in particular, an organic antireflection coating (ARC) layer, is disclosed. During the main etch step, the organic coating layer is etched using a plasma generated from a first source gas which includes a fluorocarbon and a non-carbon-containing, halogen-comprising gas. Etching is performed using a first substrate bias power. During the overetch step, residual organic coating material remaining after the main etch step is removed by exposing the substrate to a plasma generated from a second source gas which includes a chlorine-containing gas and an oxygen-containing gas, and which does not include a polymer-forming gas. The overetch step is performed using a second substrate bias power which is less than the first substrate bias power.
    Type: Application
    Filed: March 20, 2001
    Publication date: February 13, 2003
    Inventors: Oranna Yauw, Meihua Shen, Nicolas Gani, Jeffrey D. Chinn