Patents by Inventor Peter Chambers

Peter Chambers has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070071048
    Abstract: An accelerator circuit is incorporated in a laser diode system for accelerating the turn-on operation of the laser diode independent of the control loop bandwidth of the laser diode system. The accelerator circuit provides a boost current to a compensation capacitor upon laser turn-on which compensation capacitor operates to establish the control loop bandwidth of the laser diode system. The boost current enables the control loop to increase the bias current to the laser diode quickly. When the laser diode reaches the desired operating point, the boost current is terminated and the control loop of the laser diode system resumes normal control of the bias current. In one embodiment, the accelerator circuit includes a timer circuit controlling a current source to implement open loop turn-on control. In another embodiment, the accelerator circuit includes a comparator circuit working in conjunction with an one-shot logic circuit for providing close loop control.
    Type: Application
    Filed: November 13, 2006
    Publication date: March 29, 2007
    Applicant: Micrel, Inc.
    Inventors: Douglas Anderson, Peter Chambers, Joseph Judkins, William Burkland
  • Patent number: 7166826
    Abstract: An automatic power control system provides a control signal that regulates the output power of at least one laser diode. Coarse adjustment of the control signal is provided by a first means, preferably a digital variable resistor, while fine adjustment and compensation is provided by a second means, preferably by a digital-to-analog converter that receives an input signal proportional to a sensed control system parameter. The control system includes an operational amplifier having a first input coupled to sense output power, and a second input coupled to a DAC to provide finer resolution control. Memory can store system parameter or system parameter variations that can be coupled to the DAC and/or variable resistor to enhance system stability over ambient variations.
    Type: Grant
    Filed: November 13, 2002
    Date of Patent: January 23, 2007
    Assignees: Micrel, Incorporated, Stratos Lightware, Inc.
    Inventors: David Kunst, Steven Martinez, Robert James Lewandowski, Peter Chambers, Joseph James Judkins, III, Luis Torres, Tom Lindsay
  • Patent number: 7126513
    Abstract: A circuit and method for programming and control of an integrated circuit includes a control pin receiving an applied input voltage selected from a set of predetermined programming voltages and an on-chip control voltage decode circuit to select one of multiple programming states for the integrated circuit based on the applied input voltage. In one embodiment, an off-chip voltage divider is used to establish the set of predetermined programming voltages. The on-chip control voltage decode circuit includes a voltage divider to generate comparison voltage levels for detecting the voltage level of the input voltage for selecting the desired programming state. The comparison voltage levels include voltages having voltage values that are midway between pairs of adjacent programming voltages. The voltage decode circuit includes a control circuit receiving comparison results from comparators and generating an output control signal for selecting the desired digital state based on the comparison results.
    Type: Grant
    Filed: September 27, 2005
    Date of Patent: October 24, 2006
    Assignee: Micrel, Incorporated
    Inventors: Ray Zinn, Peter Chambers, Scott Brown
  • Patent number: 7102394
    Abstract: A circuit in an integrated circuit having input terminals coupled to a resistor network for selecting one of multiple digital states includes a tri-state circuit, a multiplexer, a comparator and a control circuit. A DAC can be used to generate a set of comparison voltage levels. The circuit detects the power connection and the resistance values of at least two resistors in the resistor network having a third resistor of fixed resistance. The resistance values for the two resistors are selected from a set of resistance values corresponding to the number of digital stages which can be programmed on each terminal. The power connection option doubles the number of digital stages to be programmed on each terminal. Thus, multiple programming states can be assigned to each control pin of an integrated circuit and a large number of programming states can be programmed using a small number of control pins.
    Type: Grant
    Filed: September 27, 2005
    Date of Patent: September 5, 2006
    Assignee: Micrel, Inc.
    Inventors: Paul Wilson, Peter Chambers
  • Patent number: 7013355
    Abstract: An incremental or bit by bit address decode scheme allows each device on a serial bus to determine as soon as possible if it is the device being addressed by a master device. As each address bit is received serially into a device, it is immediately compared with a corresponding bit of the device's address. As soon as there is a bit not matching, the device in question is determined to not be the one addressed by the master device. It can then be disengaged from the communication process and free up as soon as possible its internal resource initially reserved for possible access by the master device.
    Type: Grant
    Filed: January 9, 2003
    Date of Patent: March 14, 2006
    Assignee: Micrel, Incorporated
    Inventor: Peter Chambers
  • Publication number: 20050129075
    Abstract: An accelerator circuit is incorporated in a laser diode system for accelerating the turn-on operation of the laser diode independent of the control loop bandwidth of the laser diode system. The accelerator circuit provides a boost current to a compensation capacitor upon laser turn-on which compensation capacitor operates to establish the control loop bandwidth of the laser diode system. The boost current enables the control loop to increase the bias current to the laser diode quickly. When the laser diode reaches the desired operating point, the boost current is terminated and the control loop of the laser diode system resumes normal control of the bias current. In one embodiment, the accelerator circuit includes a timer circuit controlling a current source to implement open loop turn-on control. In another embodiment, the accelerator circuit includes a comparator circuit working in conjunction with an one-shot logic circuit for providing close loop control.
    Type: Application
    Filed: January 15, 2004
    Publication date: June 16, 2005
    Inventors: Douglas Anderson, Peter Chambers, Joseph Judkins, William Burkland
  • Publication number: 20050131972
    Abstract: A device for performing numerical value conversion of a digital input value in a first unit to a second unit being a natural unit includes a look-up table storing an array of coefficients for performing the numerical value conversion. The look-up table is indexed using a first parameter to provide a selected coefficient. An arithmetic logic unit (ALU) is coupled to receive the digital input value and the selected coefficient and perform the numerical value conversion based on a first equation using the selected coefficient to compute a digital output value in the second unit. The first unit can be an arbitrary ADC unit and the second unit is a natural unit of physical measurement, such as volts, amperes, degree Centigrade. Furthermore, the device can be used to perform numerical value conversion from the arbitrary unit to the natural unit having a linear or a non-linear relationship.
    Type: Application
    Filed: January 15, 2004
    Publication date: June 16, 2005
    Inventors: Peter Chambers, Joseph Judkins
  • Publication number: 20050131973
    Abstract: A device for performing numerical value conversion of a digital input value in a first unit to a second, natural unit where the digital input value is a digitized value of a first measurement parameter includes a look-up table storing an array of coefficients for performing the numerical value conversion for multiple measurement parameters. The look-up table is indexed using a first parameter indicative of the first measurement parameter to provide a selected coefficient. The device further includes an arithmetic logic unit (ALU) receiving the digital input value and the selected coefficient and performing the numerical value conversion based on a first equation and the selected coefficient to compute a digital output value. The device also includes a saturation-limit circuit coupled to receive the digital output value from the arithmetic logic unit and provide a predetermined output value when the digital output value exceeds a predetermined maximum value.
    Type: Application
    Filed: January 15, 2004
    Publication date: June 16, 2005
    Inventors: Peter Chambers, Joseph Judkins
  • Patent number: 6898680
    Abstract: A method and structure are provided that reduce the overall time of the read-erase-modify-write cycle time of non-volatile memories. Specifically, the erase operation of the read-erase-write cycle is avoided in certain circumstances. In one embodiment, the erase operation is skipped where a predetermined pattern is found in at least a portion the block. In another embodiment, the erase operation is skipped where a status of the block indicates that the erase operation can be skipped.
    Type: Grant
    Filed: January 3, 2003
    Date of Patent: May 24, 2005
    Assignee: Micrel, Incorporated
    Inventor: Peter Chambers
  • Patent number: 6810347
    Abstract: A data word is used to represent the total amount of time duration or predefined events a device has experienced during its lifetime. The data word is incremented count by count while the device is powered on and each updated data word is backed up to a non-volatile memory. A two-version redundancy scheme is employed to ensure failsafe backup and restoration of the data word. At any time at least one valid version of the data word exists in the non-volatile memory. In another aspect, a partitioned memory configuration is implemented to backup the data word and its associated error correction code to the non-volatile memory. In this way the non-volatile memory is able to store a range of counts whose maximum number far exceeds the memory's endurance limit.
    Type: Grant
    Filed: January 9, 2003
    Date of Patent: October 26, 2004
    Assignee: Micrel, Inc.
    Inventor: Peter Chambers
  • Publication number: 20040185891
    Abstract: The invention relates primarily to power convergence systems for 3GPP radio links and addresses a difficulty encountered with such links, namely the speed at which the appropriate power control level for given up-link and/or down-link transmissions can be established by conventional procedures. The rapid establishment of correct power levels is important, since operation with inappropriate power levels results in data loss and/or data errors if the levels are too low and causes interference, leading to loss of data capacity for the cell in question and neighbouring cells, if the levels are too high. The invention provides a power convergence system for a radio link wherein control information relevant to the convergence process is transmitted in preference to at least some traffic control data until convergence is established, and which thus effects acceleration of convergence at the expense of delaying the onset of fully controlled traffic flow.
    Type: Application
    Filed: April 23, 2004
    Publication date: September 23, 2004
    Inventors: Peter Chambers, Bernhard Raaf
  • Patent number: 6785191
    Abstract: A data word is used to represent the total amount of time duration or predefined events a device has experienced during its lifetime. The data word is incremented count by count while the device is powered on and each updated data word is backed up to a non-volatile memory. A two-version redundancy scheme is employed to ensure failsafe backup and restoration of the data word. At any time at least one valid version of the data word exists in the non-volatile memory. In another aspect, a partitioned memory configuration is implemented to backup the data word and its associated error correction code to the non-volatile memory. In this way the non-volatile memory is able to store a range of counts whose maximum number far exceeds the memory's endurance limit.
    Type: Grant
    Filed: January 9, 2003
    Date of Patent: August 31, 2004
    Assignee: Micrel, Inc.
    Inventor: Peter Chambers
  • Publication number: 20040139258
    Abstract: An incremental or bit by bit address decode scheme allows each device on a serial bus to determine as soon as possible if it is the device being addressed by a master device. As each address bit is received serially into a device, it is immediately compared with a corresponding bit of the device's address. As soon as there is a bit not matching, the device in question is determined to not be the one addressed by the master device. It can then be disengaged from the communication process and free up as soon as possible its internal resource initially reserved for possible access by the master device.
    Type: Application
    Filed: January 9, 2003
    Publication date: July 15, 2004
    Inventor: Peter Chambers
  • Publication number: 20040138855
    Abstract: A data word is used to represent the total amount of time duration or predefined events a device has experienced during its lifetime. The data word is incremented count by count while the device is powered on and each updated data word is backed up to a non-volatile memory. A two-version redundancy scheme is employed to ensure failsafe backup and restoration of the data word. At any time at least one valid version of the data word exists in the non-volatile memory. In another aspect, a partitioned memory configuration is implemented to backup the data word and its associated error correction code to the non-volatile memory. In this way the non-volatile memory is able to store a range of counts whose maximum number far exceeds the memory's endurance limit.
    Type: Application
    Filed: January 9, 2003
    Publication date: July 15, 2004
    Inventor: Peter Chambers
  • Publication number: 20040136273
    Abstract: A data word is used to represent the total amount of time duration or predefined events a device has experienced during its lifetime. The data word is incremented count by count while the device is powered on and each updated data word is backed up to a non-volatile memory. A two-version redundancy scheme is employed to ensure failsafe backup and restoration of the data word. At any time at least one valid version of the data word exists in the non-volatile memory. In another aspect, a partitioned memory configuration is implemented to backup the data word and its associated error correction code to the non-volatile memory. In this way the non-volatile memory is able to store a range of counts whose maximum number far exceeds the memory's endurance limit.
    Type: Application
    Filed: January 9, 2003
    Publication date: July 15, 2004
    Inventor: Peter Chambers
  • Publication number: 20040133755
    Abstract: A method and structure are provided that reduce the overall time of the read-erase-modify-write cycle time of non-volatile memories. Specifically, the erase operation of the read-erase-write cycle is avoided in certain circumstances. In one embodiment, the erase operation is skipped where a predetermined pattern is found in at least a portion the block. In another embodiment, the erase operation is skipped where a status of the block indicates that the erase operation can be skipped.
    Type: Application
    Filed: January 3, 2003
    Publication date: July 8, 2004
    Inventor: Peter Chambers
  • Publication number: 20040102206
    Abstract: A communication system comprises a receiver; a transmitter; and a radio link. Information transmitted by the transmitter over the radio link is decoded in the receiver. The receiver comprises a pilot channel for using a transmitted pilot to assist in decoding operations; wherein the receiver generates a timing control signal of predetermined form; wherein operational conditions capable of degrading the predetermined form are determined by the receiver and wherein power of the transmitted pilot is modified such that the pilot tends to reduce the degradation of the timing control signal.
    Type: Application
    Filed: August 11, 2003
    Publication date: May 27, 2004
    Inventor: Peter Chambers
  • Patent number: 6643811
    Abstract: The present invention is an on board internal peripheral component interconnect (PCI) bus tester for testing internal components of a microelectronic chip. The present invention includes internal PCI testing agents that facilitate the application of test vectors to internal PCI agents from a minimal number of external periphery pins on the chip. The on board internal peripheral component interconnect (PCI) bus tester then captures the state of an internal PCI bus and transmits it though the external periphery pins of the chip for analysis to determine if the internal agent components are functioning correctly.
    Type: Grant
    Filed: August 31, 2001
    Date of Patent: November 4, 2003
    Assignee: Koninklijke Philips Electronics N.V.
    Inventor: Peter Chambers
  • Patent number: 6519560
    Abstract: In a method and apparatus for reducing the bit rate of transmitted signals in a telecommunications system, a speech recognition device is operated in parallel with a speech coding device in a transmitter terminal. An analog input signal from a microphone is digitized in an analog-to-digital converter to provide a digital signal which is applied to both the speech coding device and the speech recognition device. An output signal for transmission via an antenna is formed by combining output signals from the speech coding device and the speech recognition device via a switch, recognized speech being converted to codewords which replace packets or sequences of packets of the coded signal corresponding thereto. In a receiver terminal, an antenna receives the transmitted signal and passes it to both a speech coding device and a speech generator prior to being converted to an analog signal for a speaker.
    Type: Grant
    Filed: March 27, 2000
    Date of Patent: February 11, 2003
    Assignee: Roke Manor Research Limited
    Inventors: John Joseph Spicer, Peter Chambers
  • Patent number: 6445383
    Abstract: A system to detect a power management system resume event from a stylus and touch screen. When an electronic device equipped with a touch screen display is within its quiescent low power state, the present invention enables an operator to activate it by touching a stylus or their finger to its touch screen display. Specifically, an embodiment in accordance with the present invention includes a comparator installed within an electronic touch screen device. While the electronic touch screen device is within its quiescent low power state, the comparator determines whether the touch screen display has been touched by comparing an output voltage signal transmitted by the touch screen display with a reference voltage signal. When the touch screen display is touched, the voltage of the output voltage signal becomes greater than the voltage of the reference voltage signal, causing the comparator to transmit a resume event signal.
    Type: Grant
    Filed: February 9, 1998
    Date of Patent: September 3, 2002
    Assignee: Koninklijke Philips Electronics N.V.
    Inventors: Peter Chambers, Omer Lem Wehunt, Jr.