Patents by Inventor Scott Puckett

Scott Puckett has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10134426
    Abstract: The tone arm holder includes a saddle with a hook portion that defines an open end. A resilient dividing member is located on the top surface of the saddle. The space between the resilient dividing member and the hook define a lock seat configured and arranged for frictional engagement, receipt and storage of a tone arm therein. The opposing side of the saddle from the resilient member defines a performance seat configured and arranged for freely supporting a tone arm whereby a tone arm may be placed on and removed from the performance seat without frictional engagement of the tone arm to the holder. The tone arm is freely movable between the performance seat at a first position and the lock seat at a second position by traversing across the resilient dividing member by exceeding the resilient force of the resilient dividing member.
    Type: Grant
    Filed: July 5, 2017
    Date of Patent: November 20, 2018
    Assignee: inMusic Brands, Inc.
    Inventors: Scott Puckett, Alex Souppa, Carl Barton, John O'Donnell
  • Patent number: 10115414
    Abstract: The turntable platter configuration of the present invention includes a groove on the platter edge about its periphery to allow for an improved ergonomic finger control for a DJ to alter the speed of the platter rotation. The turntable platter configuration also includes a regularly spaced shape about the periphery of the platter to be used with a strobe for allowing the user to ensure the rate of the rotation is at the appropriate speed, such as 33 RPM or 45 RPM.
    Type: Grant
    Filed: July 5, 2017
    Date of Patent: October 30, 2018
    Assignee: inMusic Brands, Inc.
    Inventors: John O'Donnell, Scott Puckett, Ross H. Goodwin, Christopher Roman
  • Patent number: 8446303
    Abstract: An analog-to-digital converter system that includes a pipeline including N successively-cascaded signal converters, each converting, according to a first clock signal, a respective portion of an input signal of the pipeline into digital codes, a code aligner for receiving and aligning the digital codes from the signal converters in the pipeline into a digital output of the system, an error extractor coupled to an amplifier input node of a selected one signal converter via a first switch for extracting an error signal, and a load system coupled to the amplifier input node of the selected one signal converter via a second switch.
    Type: Grant
    Filed: October 13, 2010
    Date of Patent: May 21, 2013
    Assignee: Analog Devices, Inc.
    Inventors: Ahmed Mohamed Abdelatty Ali, Bryan Scott Puckett, Joseph Michael Hensley
  • Patent number: 8253466
    Abstract: Clock generator embodiments are provided to generate half-rate I and Q clock signals. The generators are configured to insure fan-out limitations, to insure correct phasing at startup, to reduce the number of signal inverters in a critical path, and to reduce the total number of inverter structures to thereby substantially extend generator operational frequency. An exemplary generator embodiment requires only two tri-state inverters and four inverters. These clock generators are particularly suited for variety of electronic systems such as high speed data serializers.
    Type: Grant
    Filed: July 17, 2009
    Date of Patent: August 28, 2012
    Assignee: Analog Devices, Inc.
    Inventors: Brad Porcher Jeffries, Bryan Scott Puckett
  • Publication number: 20120092198
    Abstract: An analog-to-digital converter system that includes a pipeline including N successively-cascaded signal converters, each converting, according to a first clock signal, a respective portion of an input signal of the pipeline into digital codes, a code aligner for receiving and aligning the digital codes from the signal converters in the pipeline into a digital output of the system, an error extractor coupled to an amplifier input node of a selected one signal converter via a first switch for extracting an error signal, and a load system coupled to the amplifier input node of the selected one signal converter via a second switch.
    Type: Application
    Filed: October 13, 2010
    Publication date: April 19, 2012
    Applicant: ANALOG DEVICES, INC.
    Inventors: Ahmed Mohamed Abdelatty ALI, Bryan Scott PUCKETT, Joseph Michael HENSLEY
  • Patent number: 7719452
    Abstract: Signal converter system embodiments are provided to substantially reduce symmetrical and asymmetrical conversion errors. Signal-processing stages of these embodiments may include a signal sampler in addition to successively-arranged signal converters. In system embodiments, injected analog dither signals are initiated in response to a random digital code. They combine with a system's analog input signal and the combined signal is processed down randomly-selected signal-processing paths of the converter system to thereby realize significant improvements in system linearity. Because these linearity improvements are realized by simultaneous processing of the input signal and the injected dither signal, a combined digital code is realized at the system's output. A first portion of this combined digital code corresponds to the analog input signal and a second portion corresponds to the injected analog dither signal.
    Type: Grant
    Filed: September 23, 2008
    Date of Patent: May 18, 2010
    Assignee: Analog Devices, Inc.
    Inventors: Scott Gregory Bardsley, Bryan Scott Puckett, Michael Ray Elliott, Ravi Kishore Kummaraguntla, Ahmed Mohamed Abdelatty Ali, Carroll Clifton Speir, James Carroll Camp
  • Publication number: 20100073210
    Abstract: Signal converter system embodiments are provided to substantially reduce symmetrical and asymmetrical conversion errors. Signal-processing stages of these embodiments may include a signal sampler in addition to successively-arranged signal converters. In system embodiments, injected analog dither signals are initiated in response to a random digital code. They combine with a system's analog input signal and the combined signal is processed down randomly-selected signal-processing paths of the converter system to thereby realize significant improvements in system linearity. Because these linearity improvements are realized by simultaneous processing of the input signal and the injected dither signal, a combined digital code is realized at the system's output. A first portion of this combined digital code corresponds to the analog input signal and a second portion corresponds to the injected analog dither signal.
    Type: Application
    Filed: September 23, 2008
    Publication date: March 25, 2010
    Inventors: Scott Gregory Bardsley, Bryan Scott Puckett, Michael Ray Elliott, Ravi Kishore Kummaraguntla, Ahmed Mohamed Abdelatty Ali, Carroll Clifton Speir, James Carroll Camp
  • Publication number: 20090273494
    Abstract: Clock generator embodiments are provided to generate half-rate I and Q clock signals. The generators are configured to insure fan-out limitations, to insure correct phasing at startup, to reduce the number of signal inverters in a critical path, and to reduce the total number of inverter structures to thereby substantially extend generator operational frequency. An exemplary generator embodiment requires only two tri-state inverters and four inverters. These clock generators are particularly suited for variety of electronic systems such as high speed data serializers.
    Type: Application
    Filed: July 17, 2009
    Publication date: November 5, 2009
    Inventors: BRAD PORCHER JEFFRIES, Bryant Scott Puckett
  • Patent number: 7576584
    Abstract: Clock generator embodiments are provided to generate half-rate I and Q clock signals. The generators are configured to insure fan-out limitations, to insure correct phasing at startup, to reduce the number of signal inverters in a critical path, and to reduce the total number of inverter structures to thereby substantially extend generator operational frequency. An exemplary generator embodiment requires only two tri-state inverters and four inverters. These clock generators are particularly suited for variety of electronic systems such as high speed data serializers.
    Type: Grant
    Filed: December 14, 2007
    Date of Patent: August 18, 2009
    Assignee: Analog Devices, Inc.
    Inventors: Brad Porcher Jeffries, Bryan Scott Puckett
  • Publication number: 20090153212
    Abstract: Clock generator embodiments are provided to generate half-rate I and Q clock signals. The generators are configured to insure fan-out limitations, to insure correct phasing at startup, to reduce the number of signal inverters in a critical path, and to reduce the total number of inverter structures to thereby substantially extend generator operational frequency. An exemplary generator embodiment requires only two tri-state inverters and four inverters. These clock generators are particularly suited for variety of electronic systems such as high speed data serializers.
    Type: Application
    Filed: December 14, 2007
    Publication date: June 18, 2009
    Inventors: Brad Porcher Jeffries, Bryan Scott Puckett
  • Patent number: D636754
    Type: Grant
    Filed: June 9, 2010
    Date of Patent: April 26, 2011
    Assignee: Motorola Mobility, Inc.
    Inventors: Daniel Mota Veiga, Julio C. Castaneda, Scott A. Puckett, Claudio Santiago Ribeiro, Ho Yeon Won
  • Patent number: D736652
    Type: Grant
    Filed: February 22, 2013
    Date of Patent: August 18, 2015
    Assignee: Motorola Mobility LLC
    Inventors: Dickson Isaacs, Daniel T Berg, Chad E Davis, Steve C Emmert, Thomas E Gitzinger, Scott A Puckett, Lei Xia
  • Patent number: D830347
    Type: Grant
    Filed: June 30, 2017
    Date of Patent: October 9, 2018
    Assignee: InMusic Brands, Inc.
    Inventors: Scott Puckett, Paul Jenkins, Carl Barton, Gregory Holmes, Daniel Montecalvo, John O'Donnell, Mark Frederick
  • Patent number: D831726
    Type: Grant
    Filed: June 30, 2017
    Date of Patent: October 23, 2018
    Assignee: inMusic Brands, Inc.
    Inventors: Scott Puckett, Paul Jenkins, Carl Barton, Gregory Holmes, Daniel Montecalvo, John O'Donnell, Mark Frederick